Claims
- 1. In a semiconductor memory having a bit line and a word line, the improvement comprising a memory cell and a voltage generator circuit coupled thereto, the memory cell consisting essentially of a transistor and a capacitance divider, said transistor coupling said divider to said bit line, said transistor being responsively coupled to said word line, said divider having first and second ferroelectric capacitors coupled together to form a common node between said capacitors and two poles, the voltage generator circuit providing a first variable signal and a second variable signal on first and second outputs respectively, said first output being coupled to one pole of said divider, said second output being coupled to the other pole of said divider, the ferroelectric capacitors having remanent polarizations which indicate the nonvolatile stored data.
- 2. The cell of claim 1 wherein said ferroelectric material comprises PZT.
- 3. A memory array comprising:
- a plurality of bit lines defining columns;
- a plurality of word lines defining rows orthogonal to said bit lines;
- a plurality of memory cells located at crossings of word lines and bit lines, each memory cell comprising
- (a) a ferroelectric capacitance divider formed by two ferroelectric capacitors coupled together to have a common node and two poles, and (b) a switching device coupling said common node to said bit line, said switching device being responsively coupled to said word line at said crossing;
- a plurality of pairs of conductive common lines, one pair corresponding to each said word line, one of said common lines in the pair being coupled to said first poles in said memory cells along the row, and the other of said common lines of the pair being coupled to said second poles in the memory cells along the row, whereby distinct voltages can be applied to the first and second poles separately along a selected row;
- a voltage generator providing a first variable output and a second variable output, said first output being coupled to one of the conductive common lines in a pair, the second output being coupled to the other conductive common line of the pair;
- the remanent polarizations of said ferroelectric capacitors indicating the nonvolatile stored data.
- 4. The array of claim 3 wherein said pairs of common lines are coupled to a means selectively providing first and second voltages.
- 5. The array of claim 3 wherein said switching devices comprise field effect transistors having gate electrodes coupled to the corresponding word lines, the source-drain paths of said transistors coupling said corresponding bit lines to the corresponding common nodes.
- 6. In a semiconductor memory having a bit line and a word line, the improvement comprising a memory cell and a voltage generator circuit coupled thereto, the memory cell consisting essentially of a transistor and a capacitance divider, said transistor coupling said divider to said bit line, said transistor being responsively coupled to said word line, said divider having first and second capacitors coupled together to form a common node between said capacitors and two poles, said divider including ferroelectric dielectric material therein, the voltage generator circuit providing a first variable signal and a second variable signal on first and second outputs respectively, said first output being coupled to one pole of said divider, said second output being coupled to the other pole of said divider, the ferroelectric material having remanant polarizations which indicate the nonvolatile stored data.
- 7. A memory array comprising:
- a plurality of bit lines defining columns;
- a plurality of word lines defining rows orthogonal to said bit lines;
- a plurality of memory cells located at crossings of word lines and bit lines,
- each memory cell comprising (a) a ferroelectric capacitance divider formed by two capacitors coupled together to have a common node and two poles, and including ferroelectric material therein, and (b) a switching device coupling said common node to said bit line, said switching device being responsively coupled to said word line at said crossing;
- a plurality of pairs of conductive common lines, one pair corresponding to each said word line, one of said common lines in the pair being coupled to said first poles in said memory cells along the row, and the other of said common lines of the pair being coupled to said second poles in the memory cells along the row, whereby distinct voltages can be applied to the first and second poles separately along a selected row;
- a voltage generator providing a first variable output and a second variable output, said first output being coupled to one of the conductive common lines in a pair, the second output being coupled to the other conductive common line of the pair;
- the remanant polarizations of said ferroelectric material in said ferroelectric dividers indicating the nonvolatile stored data.
Parent Case Info
This is a division, of application Ser. No. 069,389, filed July 2, 1987, now U.S. Pat. No. 4,809,225.
US Referenced Citations (16)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 178982 |
Apr 1962 |
SEX |
Non-Patent Literature Citations (4)
| Entry |
| RTD Technical Documentary Report No. RTD-TDR-63-4002; Oct. 1963, pp. 1-43. |
| IEEE Transactions on Computers; "Expandable Ferroelectric Random Access Memory" by Alvin B. Kaufman; Feb. 1973, pp. 154-158. |
| Bell Lab Record, Sep. 1955; "Ferroelectric Storage Devices", pp. 335-342, by Merz et al. |
| "Polar Dielectrics and Their Applications"; Jack C. Burfoot and George W. Taylor; pp. 291-295. |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
69389 |
Jul 1987 |
|