Claims
- 1. A memory cell container comprising:
a cavity formed in a structural layer, the cavity having a bottom and at least one sidewall extending from the bottom to an opening in a surface of the structural layer; a polysilicon layer covering the bottom and the at least one sidewall of the cavity; a nitride layer covering the polysilicon layer and at least a portion of the surface of the structural layer; and a barrier layer covering a portion of the nitride layer including an area around the opening of the cavity and partially along the at least one sidewall within the cavity.
- 2. The memory cell container of claim 1, wherein the nitride layer includes silicon nitride.
- 3. The memory cell container of claim 1, wherein the polysilicon layer includes a hemispherical grained polysilicon.
- 4. The memory cell container of claim 1, wherein the structural layer includes borophosphosilicate glass.
- 5. The memory cell container of claim 1, wherein the barrier layer includes aluminum oxide.
- 6. The memory cell container of claim 1, wherein the barrier layer includes tantalum.
- 7. The memory cell container of claim 1, wherein the barrier layer includes zirconium.
- 8. The memory cell container of claim 1, wherein the barrier layer includes hafnium.
- 9. The memory cell container of claim 1, wherein the barrier layer includes tungsten oxide.
- 10. The memory cell container of claim 1, wherein the barrier layer includes titanium oxide.
- 11. The memory cell container of claim 1, wherein the barrier layer includes aluminum nitride.
- 12. The memory cell container of claim 1, wherein the barrier layer comprises a metallic oxide layer having a higher dielectric constant than the nitride layer.
- 13. The memory cell container of claim 1, wherein the barrier layer is a sputtered layer.
- 14. The memory cell container of claim 1, wherein the bottom of the cavity is contiguous with a conductive plug.
- 15. A memory device comprising:
a substrate; an array of capacitors formed in the substrate, at least one of the array of capacitors including a cell container comprising:
a cavity formed in a structural layer, the cavity having a bottom and at least one sidewall extending from the bottom to an opening in a surface of the structural layer; a polysilicon layer covering the bottom and the at least one sidewall of the cavity; a nitride layer covering the polysilicon layer and at least a portion of the surface of the structural layer; and a barrier layer covering a portion of the nitride layer including an area around the opening of the cavity and partially along the at least one sidewall within the cavity.
- 16. The memory device of claim 15, wherein the nitride layer includes silicon nitride.
- 17. The memory device of claim 16, wherein the polysilicon layer includes a hemispherical grained polysilicon.
- 18. The memory device of claim 17, wherein the structural layer includes borophosphosilicate glass.
- 19. The memory device of claim 15, wherein the barrier layer includes aluminum oxide.
- 20. The memory device of claim 15, wherein the barrier layer includes tantalum.
- 21. The memory device of claim 15, wherein the barrier layer includes zirconium.
- 22. The memory device of claim 15, wherein the barrier layer includes hafnium.
- 23. The memory device of claim 15, wherein the barrier layer includes tungsten oxide.
- 24. The memory device of claim 15, wherein the barrier layer includes titanium oxide.
- 25. The memory device of claim 15, wherein the barrier layer includes aluminum nitride.
- 26. The memory device of claim 15, wherein the barrier layer comprises a metallic oxide layer having a higher dielectric constant than the nitride layer.
- 27. The memory device of claim 15, wherein the barrier layer is a sputtered layer.
- 28. The memory device of claim 15, wherein the bottom of the cavity is contiguous with a conductive plug.
- 29. A portion of at least one memory cell of a memory device comprising:
a cavity formed in a structural layer, the cavity having a bottom and at least one sidewall extending from the bottom to an opening in a surface of the structural layer; a polysilicon layer covering the bottom and the at least one sidewall of the cavity; a nitride layer covering the polysilicon layer and at least a portion of the surface of the structural layer; and a barrier layer covering a portion of the nitride layer including an area around the opening of the cavity and partially along the at least one sidewall within the cavity.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a divisional of application Ser. No. 09/902,997, filed Jul. 11, 2001, pending.
Divisions (1)
|
Number |
Date |
Country |
| Parent |
09902997 |
Jul 2001 |
US |
| Child |
10286155 |
Oct 2002 |
US |