Claims
- 1. A Rad Hard MOSFET comprising a silicon wafer having a flat junction receiving region of one of the conductivity types; a plurality of closely spaced parallel elongated channel diffusions of the other conductivity type; a plurality of source diffusion regions of said one conductivity type in each of said channel diffusions defining a plurality of respective invertible channel regions between boundary portions of said channel diffusions and respective boundary portions of said source diffusions; a non-self aligned gate oxide and conductive gate polysilicon segments overlying each of respective ones of said invertible channel regions formed between each of said channel diffusions and respective source regions; and an enhancement diffusion of said one conductivity type disposed in the space between adjacent pairs of said channel regions; said enhancement diffusion having a higher concentration than that of said junction receiving region.
- 2. The Rad Hard MOSFET of claim 1, wherein the space between said adjacent channel diffusions is about 0.6 microns.
- 3. The Rad Hard MOSFET of claim 1, wherein said polysilicon gate segments have a poly line width of about 3.2 microns.
- 4. The Rad Hard MOSFET of claim 1, wherein said enhancement implant has a depth which is equal to about the depth of said channel regions.
- 5. The Rad Hard MOSFET of claim 4, wherein said enhancement implant has a depth of about 1.5μ.
- 6. The Rad Hard MOSFET of claim 1, wherein said one of the conductivity types is the P type and the other of the conductivity types is N and said MOSFET is a P channel device.
- 7. The Rad Hard MOSFET of claim 1, which further includes a conductive source electrode formed atop said junction receiving region and in contact with each of said source and channel diffusions.
- 8. The Rad Hard MOSFET of claim 7, wherein the bottom of said wafer has a drain electrode formed thereon, whereby said MOSFET is a vertical conduction MOSFET.
- 9. The Rad Hard MOSFET of claim 2, wherein said polysilicon gate strips have a poly line width of about 3.2 microns.
- 10. The Rad Hard MOSFET of claim 2, wherein said enhancement implant has a depth which is equal to about the depth of said channel regions.
- 11. The Rad Hard MOSFET of claim 10, wherein said enhancement implant has a depth of about 1.5μ.
- 12. The Rad Hard MOSFET of claim 2, wherein said one of the conductivity types is the P type and the other of the conductivity types is N and said MOSFET is a P channel device.
- 13. The Rad Hard MOSFET of claim 2, which further includes a conductive source electrode formed atop said junction receiving region and in contact with each of said source and channel diffusions.
- 14. The Rad Hard MOSFET of claim 13, wherein the bottom of said wafer has a drain electrode formed thereon, whereby said MOSFET is a vertical conduction MOSFET.
- 15. The Rad Hard MOSFET of claim 9, wherein said enhancement implant has a depth which is equal to about the depth of said channel regions.
- 16. The Rad Hard MOSFET of claim 15, wherein said enhancement implant has a depth of about 1.5μ.
- 17. The Rad Hard MOSFET of claim 9, wherein said one of the conductivity types is the P type and the other of the conductivity types is N and said MOSFET is a P channel device.
- 18. The Rad Hard MOSFET of claim 9, which further includes a conductive source electrode formed atop said junction receiving region and in contact with each of said source and channel diffusions.
- 19. The Rad Hard MOSFET of claim 18, wherein the bottom of said wafer has a drain electrode formed thereon, whereby said MOSFET is a vertical conduction MOSFET.
- 20. The Rad Hard MOSFET of claim 15, wherein said one of the conductivity types is the P type and the other of the conductivity types is N and said MOSFET is a P channel device.
- 21. The Rad Hard MOSFET of claim 10, wherein said polysilicon gate strips have a poly line width of about 3.2 microns.
- 22. The Rad Hard MOSFET of claim 20, wherein the space between said adjacent channel diffusions is about 0.6 microns.
- 23. The process of forming a Rad Hard MOSFET comprising the steps of implanting and diffusing a plurality of parallel spaced enhancement strips into the surface of a silicon wafer of one of the conductivity types; and thereafter implanting and diffusing a plurality of channel diffusions of the opposite conductivity type between and partially overlapping the side edges of adjacent ones of said enhancement strips; and thereafter forming source strips of said one conductivity type within each of said channel strips to define invertible channel regions on the opposite sides of each of said channel diffusions; and thereafter forming gate oxide and polysilicon gate strips atop each of said invertible channel regions; and thereafter forming a conductive source contact atop and in contact with each of said source and channel diffusions.
- 24. The process of claim 23, wherein said one conductivity type is the P type and said other conductivity type is N whereby said MOSFET is a P channel device.
- 25. The process of claim 23, wherein said channel diffusions are spaced by about 0.6 microns.
- 26. The process of claim 24, wherein said channel diffusions are spaced by about 0.6 microns.
- 27. The process of claim 25, wherein said polysilicon strips have a width of about 3.2 microns.
- 28. The process of claim 24, wherein said polysilicon strips have a width of about 3.2 microns.
- 29. The process of claim 23, wherein said enhancement implant has a depth of about 1.5μ.
- 30. The process of claim 29, wherein said channel diffusion has a depth about equal to that of said enhancement implant.
RELATED APPLICATION
[0001] This application is related to application Ser. No. 10/138,164, filed May 1, 2002 entitled RAD HARD MOSFET WITH GRADED BODY DIODE JUNCTION AND REDUCED ON RESISTANCE (IR-1871); the disclosure of which is incorporated herein by reference.