Claims
- 1. Passivation protection on a semiconductor assembly, said passivation protection comprising:a layer of oxide over patterned metal lines having sidewalls; a passivation layer of silicon nitride overlying said passivation layer of oxide in such a manner that said passivation layer of silicon nitride resides along said sidewalls of said metal lines and lines a gap pinched off between said metal lines.
- 2. The passivation protection as recited in claim 1, wherein said gap between said metal lines comprises an air gap.
- 3. Passivation protection on a semiconductor assembly, said passivation protection comprising:a layer of oxide over patterned metal lines having sidewalls; a passivation layer of silicon nitride having faceted edges, said passivation layer of silicon nitride overlying said layer of oxide in a conformal manner to resides along said sidewalls of said metal lines and lines a gap pinched off between said metal lines; and a second passivation layer of silicon nitride overlying said first passivation layer of silicon nitride.
- 4. The passivation protection as recited in claim 3, wherein said gap between said metal lines comprises an air gap.
- 5. A semiconductor assembly having passivation protection, said passivation protection comprising:a layer of oxide over patterned metal lines having sidewalls; a passivation layer of silicon nitride having faceted edges, said passivation layer of silicon nitride overlying said layer of oxide in a conformal manner to resides along said sidewalls of said metal lines and lines a pinched off air gap between said metal lines; and a second passivation layer of silicon nitride overlying said first passivation layer of silicon nitride.
Parent Case Info
This application is a divisional to U.S. patent application Ser. No. 09/389,658, filed Sep. 2, 1999 U.S. Pat. No. 6,358,862.
US Referenced Citations (15)