Claims
- 1. In a process for fabricating semiconductor devices on a substrate, a method of planarization for achieving increased circuit density comprising the steps of:
- (a) forming an insulative layer on said substrate;
- (b) depositing a layer of a first material over said insulative layer;
- (c) etching said first material to form a plurality of first members separated by a plurality of substantially equal spaces, a portion of said first members functioning as dummy members for maintaining the spacing between said first members;
- (d) forming a dielectric on said first members;
- (e) isotropically depositing a layer of a second material, said second material filling said spaces at a uniform rate to cover said first members;
- (f) anisotropically etching said second material to create a plurality of second members within each of said spaces, said second members being electrically isolated from said first members with the surface of said first and second members being substantially coplanar to one another, said first and second members comprising the gates and/or contact of said devices.
- 2. The method as defined in claim 1 further comprising the step of forming first and second spaced-apart regions in said substrate following step (c), said first and second spaced-apart regions being of an opposite conductivity type to said substrate and defining a channel therebetween, said channel having one of said first member disposed above for controlling the electrical conductivity in said channel.
- 3. The method as defined in claim 1 further comprising the step of forming first and second spaced-apart regions in said substrate following step (f), said first and second spaced-apart regions being of an opposite conductivity type to said substrate and defining a channel therebetween, said channel having one of said first members disposed above for controlling the electrical conductivity in said channel.
- 4. The method as defined in either claim 2 or claim 3 wherein selected ones of said second members provide electrical connection to said first and second spaced-apart regions of said devices.
- 5. The method as defined in claim 4 wherein said first and second materials both comprise amorphous polysilicon.
- 6. The method as defined in claim 5 further comprising the initial step of forming field oxidation regions which define the active regions of said devices.
- 7. The method as defined in claim 6 wherein said spaced are approximately 0.5 microns wide.
- 8. The method as defined in claim 6 further comprising the step of electrically isolating said devices from one another.
- 9. The method as defined in claim 8 wherein said isolating step includes the steps of:
- removing said amorphous polysilicon from selected ones of said spaces previously filled by said second members; and
- refilling said selected ones of said spaces with silicon dioxide.
Parent Case Info
This is a division of application Ser. No. 07/463,290, filed Jan. 10, 1990.
US Referenced Citations (8)
Divisions (1)
|
Number |
Date |
Country |
Parent |
463290 |
Jan 1990 |
|