Claims
- 1. A semiconductor device comprising a silicon substrate, a silicon oxide film formed on said substrate and a polycrystalline silicon transistor formed on said oxide film, wherein said transistor comprises:
- a first polycrystalline silicon layer having a thickness in a range between 0.5 .mu.m to 1.5 .mu.m and containing crystal grains having their (110) axes oriented perpendicular to a surface thereof, said first polycrystalline silicon layer being formed on said oxide film and having first asperities formed on a surface thereof;
- a second polycrystalline silicon layer formed on said first polycrystalline silicon layer for defining source, channel and drain regions, and having a crystallinity substantially lattice-matched to that of said first polycrystalline silicon layer, said second polycrystalline silicon layer having a structure to compensate for the asperities on the surface of said first polycrystalline silicon layer and to flatten said surface and being used as an active region;
- a polysilicon gate, and a gate insulating film formed with said gate through said gate insulating film on the second polycrystalline silicon layer of said channel region;
- source, drain and gate electrodes respectively formed on the second polycrystalline silicon layer of said source region, drain region and said polysilicon gate; and
- an interlayer insulator film insulating said polysilicon gate and said gate electrode at least from said source and drain electrodes.
- 2. A semiconductor device according to claim 1 comprising at least two polycrystalline silicon transistors one of which is an N-channel transistor comprising said source and drain regions doped with N-type dopant, and the other of which is a P-channel transistor comprising said source and drain regions doped with P-type dopant.
- 3. A semiconductor device of an SOI structure comprising:
- a substrate;
- an amorphous insulator layer formed on said substrate;
- a first polycrystalline silicon layer having a thickness in a range of 0.5 .mu.m to 1.5 .mu.m formed on said amorphous insulator layer, said first polycrystalline silicon layer having crystallographic axes of crystal grains oriented at random in the vicinity of an interface between said first polycrystalline silicon layer and said amorphous insulator layer, and having (110) axes of the crystal grains oriented in a direction substantially perpendicular to a surface of said substrate in the vicinity of a surface of said first polycrystalline silicon layer opposite said interface, said first polycrystalline silicon layer having first asperities formed on the surface thereof; and
- a second polycrystalline silicon layer formed on said first polycrystalline silicon layer and having a crystal grain size and the (110) axes orientation similar to that of said first polycrystalline layer, said second polycrystalline silicon layer having second asperities formed on a surface thereof, said second asperities being smaller than said first asperities of said first polycrystalline silicon layer, said second polycrystalline silicon layer being used as an active region.
- 4. A semiconductor device according to claim 3, wherein the thickness of said second polycrystalline silicon layer is larger than 1,300 .ANG..
Priority Claims (1)
Number |
Date |
Country |
Kind |
62-70740 |
Mar 1987 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/172,572, filed on Mar. 24, 1988, abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (3)
Number |
Date |
Country |
56-125568 |
Jan 1951 |
JPX |
59-126666 |
Jul 1986 |
JPX |
63-119576 |
Nov 1986 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Spear, "Localized States in Amorples Semiconductors" Proc. on the 5th Inal. Conf. on Amer. & Liq. Sem., 73 Matsumura, Amorphous Silicon Transistors & IC, Jap. J. of Appl. Phys, vol. 22, 83. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
172572 |
Mar 1988 |
|