Claims
- 1. A semiconductor device formed in a single silicon substrate comprising:
- a bipolar transistor, including:
- a collector region formed of a semiconductor material having a first conductivity type;
- a base region contacting the collector region, the base region being formed of a semiconductor material having a conductivity type opposite the conductivity type of the semiconductor material forming the collector region; and
- a first polycrystalline silicon layer having a thickness of from approximately 2200 to 2800 angstroms contacting the base region for forming an emitter, the first polycrystalline silicon layer being doped with an impurity having the same conductivity type as the semiconductor material forming the collector region;
- a MOS transistor, including:
- a source region formed of a semiconductor material having a first conductivity type;
- a drain region formed of a semiconductor material having the same conductivity type as the semiconductor material forming the source region, the drain region being spaced apart from the source region;
- a gate oxide layer having a thickness of from approximately 150 to 300 angstroms disposed over the silicon substrate between the source region and the gate region;
- a second polycrystalline silicon layer having a thickness of from approximately 2700 to 3800 angstroms disposed over the gate oxide layer for forming a gate electrode, the second polycrystalline silicon layer being doped with an impurity having a conductivity type opposite the conductivity type of the semiconductor material forming the source and drain regions;
- a buried contact formed by a third polycrystalline silicon layer having a thickness of from approximately 500 to 1000 angstroms contacting one of the source region and drain region;
- a nonconductive oxide spacer disposed on a sidewall of the third polycrystalline silicon layer contacting the source or drain region, the spacer extending from the third polycrystalline silicon layer and forming a generally vertical sidewall; and
- wherein a portion of the substrate beneath the spacer is etched lower than a portion of the substrate beneath the third polycrystalline silicon layer by a depth approximately equal to the depth of the third polysilicon layer.
- 2. The semiconductor device according to claim 1 wherein a portion of the substrate adjacent to the emitter is etched lower than a portion of the substrate beneath the emitter by a depth approximately equal to the depth of the third polysilicon layer.
Parent Case Info
This is a division of copending application Ser. No. 07/555,345, filed Jul. 19, 1990, which is a division of application Ser. No. 07/418,946, now U.S. Pat. No. 5,001,081, filed Oct. 6, 1989, which is a continuation of application Ser. No. 07/145,076, filed Jan. 19, 1988, now abandoned.
US Referenced Citations (13)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0196757 |
Oct 1986 |
EPX |
0219831 |
Apr 1987 |
EPX |
0239652 |
Jul 1987 |
EPX |
0232497 |
Aug 1987 |
EPX |
Non-Patent Literature Citations (1)
Entry |
"Buried Contact Process," R. L. Mohler et al., IBM Technical Disclosure Bulletin, vol. 26, No. 7B (Dec. 1983). |
Divisions (2)
|
Number |
Date |
Country |
Parent |
555345 |
Jul 1990 |
|
Parent |
418946 |
Oct 1989 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
145076 |
Jan 1988 |
|