Claims
- 1. An integrated circuit comprising:a substrate region; a source region located within said substrate region; a drain region located within said substrate region; an oxide layer located above said substrate region; and a gate electrode located above said oxide layer, said gate electrode consisting of a lower polysilicon layer, and an upper recrystallized amorphous silicon layer, the lower polysilicon layer being thinner than the upper recrystallized amorphous silicon layer to substantially control a surface roughness of the lower polysilicon layer the upper recrystallized amorphous silicon layer constrained so as to substantially maintain a substantially smooth top surface.
- 2. The integrated circuit as described in claim 1 wherein said lower polysilicon layer is deposited to a first thickness of approximately 200-2000 Å.
- 3. The integrated circuit as described in claim 1 wherein said upper recrystallized amorphous silicon layer is deposited to a second thickness of approximately 1800-3000 Å.
- 4. The integrated circuit as described in claim 1 wherein said gate electrode is formed by depositing said lower polysilicon layer at a first temperature of in the range of approximately 600 to 700° C. and at a first pressure in the range of approximately 1 pascal to approximately 1 atmosphere.
- 5. The integrated circuit as described in claim 1 wherein said gate electrode is formed by depositing an amorphous layer at a second temperature in the range of approximately 500 to 600° C. and at a second pressure in the range of approximately 1 pascal to approximately 1 atmosphere.
- 6. The integrated circuit as described in claim 1, wherein said upper recrystallized amorphous silicon layer is annealed at a third temperature in the range of approximately 700° to 900° C. for a duration of from approximately 2 seconds to approximately 2 hours.
- 7. The integrated circuit as described in claim 1 further comprising a second oxide layer formed above the upper recrystallized amorphous silicon layer.
- 8. The integrated circuit of claim 7 where said second oxide layer is substantially the same width as said upper recrystallized amorphous silicon layer.
- 9. The integrated circuit of claim 1 where said upper recrystallized amorphous silicon layer is deposited to a second thickness sufficient to result in a substantially smooth top surface.
- 10. A composite gate electrode consisting of:a lower polysilicon layer; and an upper recrystallized amorphous silicon layer on the lower polysilicon layer, the lower polysilicon layer being thinner than the upper recrystallized amorphous silicon layer to substantially control a surface roughness of the lower polysilicon layer upper recrystallized amorphous silicon layer constrained so as to substantially maintain a substantially smooth top surface.
- 11. The composite gate electrode as described in claim 10 wherein said lower polysilicon layer is deposited to a first thickness of approximately 200-2000 Å.
- 12. The composite gate electrode as described in claim 10 wherein said upper recrystallized amorphous silicon layer is deposited to a second thickness of approximately 1800-3000 Å.
- 13. The composite gate electrode as described in claim 10 wherein said lower polysilicon layer is deposited at a first temperature of in the range of approximately 600 to 700° C. and at a first pressure in the range of approximately 1 pascal to approximately 1 atmosphere.
- 14. The integrated circuit as described in claim 10 wherein said upper recrystallized amorphous silicon layer is deposited at a second temperature in the range of approximately 500 to 600° C. and at a second pressure in the range of approximately 1 pascal to approximately 1 atmosphere.
- 15. The composite gate electrode as described in claim 10, wherein said upper recrystallized amorphous silicon layer is annealed at a third temperature in the range of approximately 700° to 900° C. for a duration of from approximately 2 seconds to approximately 2 hours.
- 16. An integrated circuit comprising:a substrate region; a source region located within said substrate region; a drain region located within said substrate region; an oxide layer located above said substrate region; a composite gate electrode, wherein said composite gate electrode consists of a lower polysilicon layer and an upper recrystallized amorphous silicon layer, said upper recrystallized amorphous silicon layer being located above said lower polysilicon layer, the lower polysilicon layer being thinner than the upper recrystallized amorphous silicon layer to substantially control a surface roughness of the polysilicon layer; and a second oxide layer, located above said upper recrystallized amorphous silicon layer, such that said second oxide layer constrains the crystal growth of said upper recrystallized amorphous layer, substantially maintaining a substantially smooth surface of the upper recrystallized amorphous silicon layer.
- 17. The integrated circuit as described in claim 16 wherein said lower polysilicon layer is deposited to a first thickness of approximately 200-2000 Å.
- 18. The integrated circuit as described in claim 16 wherein said upper recrystallized amorphous silicon layer is deposited to a second thickness of approximately 1800-3000 Å.
- 19. The integrated circuit as described in claim 16 wherein said gate electrode is formed by depositing said lower polysilicon layer at a first temperature of in the range of approximately 600 to 700° C. and at a first pressure in the range of approximately 1 pascal to approximately 1 atmosphere.
- 20. The integrated circuit as described in claim 16 wherein said gate electrode is formed by depositing an amorphous silicon layer at a second temperature in the range of approximately 500 to 600° C. and at a second pressure in the range of approximately 1 pascal to approximately 1 atmosphere.
- 21. The integrated circuit as described in claim 16, wherein said upper recrystallized amorphous silicon layer is annealed at a third temperature in the range of approximately 700° to 900° C. for a duration of from approximately 2 seconds to approximately 2 hours.
- 22. The integrated circuit of claim 16 where said second oxide layer is substantially the same width as said upper recrystallized amorphous silicon layer.
- 23. A composite gate electrode consisting of:a lower polysilicon layer; an upper recrystallized amorphous silicon layer formed on the lower polysilicon layer, the lower polysilicon layer being thinner than the upper recrystallized amorphous silicon layer to substantially control a surface roughness of the lower polysilicon layer, and wherein no oxide exists between the polysilicon layer and the recrystallized amorphous silicon layer; and an oxide layer formed above the upper recrystallized amorphous silicon layer, such that the oxide layer constrains the crystal growth of said upper recrystallized amorphous silicon layer, substantially maintaining a substantially smooth surface of the upper recrystallized amorphous silicon layer.
- 24. The integrated circuit as described in claim 23, wherein said upper recrystallized amorphous silicon layer is annealed at a temperature in the range of approximately 700° to 900° C. for a duration of from approximately 2 seconds to approximately 2 hours.
- 25. The composite gate electrode of claim 23 where said oxide layer is substantially the same width as said upper recrystallized amorphous silicon layer.
Parent Case Info
This is a divisional of application No. 08/536,525, filed Sep. 29, 1995, now abandoned.
US Referenced Citations (18)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0295644 |
Dec 1986 |
JP |
3-55850 |
Mar 1991 |
JP |
6-196494 |
Jul 1994 |
JP |