The instant disclosure relates to a power semiconductor module arrangement and to a method for producing the same.
Power semiconductor module arrangements often include a base plate within a housing. At least one substrate is arranged on the base plate. A semiconductor arrangement including a plurality of controllable semiconductor elements (e.g., two IGBTs in a half-bridge configuration) is arranged on each of the at least one substrate. Each substrate usually comprises a substrate layer (e.g., a ceramic layer), a first metallization layer deposited on a first side of the substrate layer and a second metallization layer deposited on a second side of the substrate layer. The controllable semiconductor elements are mounted, for example, on the first metallization layer. The second metallization layer is usually attached to the base plate by means of a solder layer or a sintering layer. When mounting the at least one substrate to the base plate, e.g., by soldering or sintering techniques, the substrates and base plate are under the influence of high temperatures, wherein the temperatures usually lie at about 250° C. or more, sometimes even at about 500° C. and more. The at least one substrate, the connection layer (e.g., solder layer), and the base plate usually have different CTEs (coefficients of thermal expansion). When heating, and subsequently cooling the different components during the assembly process, the difference between the CTEs of the different materials (e.g., copper, ceramic, solder) leads to a deformation of the base plate, usually a concave deflection in the direction of the surface on which the substrates are mounted.
When mounting the base plate to a heat sink, a connection layer (e.g., thermal interface material) is arranged between the base plate and the heat sink. Such a connection layer usually completely fills the space between the base plate and the heat sink and therefore has a non-uniform thickness because of the deflection of the base plate. Therefore, base plates are often pre-bent to have a convex deflection in the direction of the surface on which the substrates are mounted. With such a pre-bent base plate, the heating, and subsequent cooling of the different components during the assembly process results in an essentially flat base plate. However, this may result in uneven thicknesses of the resulting connection layers arranged between the substrates and the base plate, depending on the severity of the base plate's initial bow and on the position of the substrates on the base plate. Uneven connection layers may negatively affect the performance and reliability of the power semiconductor module arrangement.
There is a need for a power semiconductor module arrangement that avoids the drawbacks mentioned above as well as others and which has an increased performance and reliability, and for a method for producing such a power semiconductor module arrangement.
A power semiconductor module arrangement includes base plate, a plurality of substrates arranged on a first surface of the base plate, a plurality of connection layers, wherein each of the plurality of connection layers is arranged between a different one of the plurality of substrates and the base plate and permanently attaches the respective substrate to the base plate, and a plurality of spacers, wherein each of the plurality of spacers is arranged between one of the plurality of substrates and the base plate, and is embedded in the material of the respective connection layer, wherein for at least one of the plurality of substrates the following applies: either no spacer or one or more of a first kind of spacers having a first height in a vertical direction perpendicular to the first surface of the base plate is arranged below a first half of the respective substrate, and one or more of a second kind of spacers having a second height in the vertical direction is arranged below a second half of the respective substrate, wherein the second height is greater than the first height.
A base plate for a power semiconductor module includes a layer of a metallic material, and a plurality of spacers, the plurality of spacers comprising at least one of a first kind of spacers having a first height in a vertical direction perpendicular to a first surface of the layer of a metallic material, and at least one of a second kind of spacers having a second height in the vertical direction which is greater than the first height.
A method for forming a power semiconductor module arrangement includes arranging a plurality of substrates on a first surface of a base plate with a solid connection layer arranged between the base plate and each of the plurality of substrates, heating the base plate with the plurality of substrates and connection layers arranged thereon, thereby liquefying the material of the plurality of connection layers, and cooling the base plate with the plurality of substrates and connection layers arranged thereon, thereby solidifying the material of the plurality of connection layers, wherein for at least one of the plurality of substrates the following applies: either no spacer or one or more of a first kind of spacers having a first height in a vertical direction perpendicular to the first surface of the base plate is arranged below a first half of the respective substrate, and one or more of a second kind of spacers having a second height in the vertical direction is arranged below a second half of the respective substrate, wherein the second height is greater than the first height.
The invention may be better understood with reference to the following drawings and the description. The components in the figures are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the invention. Moreover, in the figures, like referenced numerals designate corresponding parts throughout the different views.
In the following detailed description, reference is made to the accompanying drawings. The drawings show specific examples in which the invention may be practiced. It is to be understood that the features and principles described with respect to the various examples may be combined with each other, unless specifically noted otherwise. In the description as well as in the claims, designations of certain elements as “first element”, “second element”, “third element” etc. are not to be understood as enumerative. Instead, such designations serve solely to address different “elements”. That is, e.g., the existence of a “third element” does not necessarily require the existence of a “first element” and a “second element”. An electrical line or electrical connection as described herein may be a single electrically conductive element, or include at least two individual electrically conductive elements connected in series and/or parallel. Electrical lines and electrical connections may include metal and/or semiconductor material, and may be permanently electrically conductive (i.e., non-switchable). A semiconductor body as described herein may be made from (doped) semiconductor material and may be a semiconductor chip or be included in a semiconductor chip. A semiconductor body has electrically connectable pads and includes at least one semiconductor element with electrodes.
Referring to
Each of the first and second metallization layers 111, 112 may consist of or include one of the following materials: copper; a copper alloy; aluminum; an aluminum alloy; any other metal or alloy that remains solid during the operation of the power semiconductor module arrangement. The substrate 10 may be a ceramic substrate, that is, a substrate in which the dielectric insulation layer 11 is a ceramic, e.g., a thin ceramic layer. The ceramic may consist of or include one of the following materials: aluminum oxide; aluminum nitride; zirconium oxide; silicon nitride; boron nitride; or any other dielectric ceramic. Alternatively, the dielectric insulation layer 11 may consist of an organic compound and include one or more of the following materials: Al2O3, AlN, SiC, BeO, BN, or Si3N4. For instance, the substrate 10 may, e.g., be a Direct Copper Bonding (DCB) substrate, a Direct Aluminum Bonding (DAB) substrate, or an Active Metal Brazing (AMB) substrate. Further, the substrate 10 may be an Insulated Metal Substrate (IMS). An Insulated Metal Substrate generally comprises a dielectric insulation layer 11 comprising (filled) materials such as epoxy resin or polyimide, for example The material of the dielectric insulation layer 11 may be filled with ceramic particles, for example. Such particles may comprise, e.g., SiO2, Al2O3, AlN, SiN or BN and may have a diameter of between about 1 μm and about 50 μm. The substrate 10 may also be a conventional printed circuit board (PCB) having a non-ceramic dielectric insulation layer 11. For instance, a non-ceramic dielectric insulation layer 11 may consist of or include a cured resin.
The substrate 10 may be arranged in a housing 7. In the example illustrated in
One or more semiconductor bodies 20 may be arranged on the at least one substrate 10. Each of the semiconductor bodies 20 arranged on the at least one substrate 10 may include a diode, an IGBT (Insulated-Gate Bipolar Transistor), a MOSFET (Metal-Oxide-Semiconductor Field-Effect Transistor), a JFET (Junction Field-Effect Transistor), a HEMT (High-Electron-Mobility Transistor), or any other suitable semiconductor element.
The one or more semiconductor bodies 20 may form a semiconductor arrangement on the substrate 10. In
The power semiconductor module arrangement 100 illustrated in
The power semiconductor module arrangement 100 may further include an encapsulant 5. The encapsulant 5 may consist of or include a silicone gel or may be a rigid molding compound, for example. The encapsulant 5 may at least partly fill the interior of the housing 7, thereby covering the components and electrical connections that are arranged on the substrate 10. The terminal elements 4 may be partly embedded in the encapsulant 5. At least their second ends 41, however, are not covered by the encapsulant 5 and protrude from the encapsulant 5 through the housing 7 to the outside of the housing 7. The encapsulant 5 is configured to protect the components and electrical connections of the power semiconductor module 100, in particular the components arranged inside the housing 7, from certain environmental conditions and mechanical damage. It is generally also possible to omit the housing 7 and solely protect the substrate 10 and any components mounted thereon with an encapsulant 5. In this case, the encapsulant 5 may be a rigid material, for example.
Now referring to
When the substrate 10 is mounted on the base plate 80 (at least one semiconductor body 20 may already be mounted on the substrate 10 at this stage), the substrate 10, connection layer 62, and base plate 80 are heated up to high temperatures, causing each of these components, which each comprise different materials, to expand according to their individual coefficients of thermal expansion (CTE). This is schematically illustrated in
A cross-sectional view of a pre-bent base plate 80 is schematically illustrated in
A plurality of substrates 10 that is mounted on a base plate 80 is exemplarily illustrated in
When the arrangement is subsequently cooled down again, due to the different CTEs of the different components, the base plate 80 deforms from its initially pre-bent form to an essentially flat form, similar to what has been described with respect to
In order to prevent the connection layers 62 of becoming too thin (less than a desired minimum thickness) during production, spacers 82 may be arranged between each of the substrates 10 and the base plate 80. Such spacers 82 are schematically illustrated in
Usually, as few spacers 82 as possible are used, in order to save costs. According to one example, one spacer 82 is arranged below each corner of a rectangular semiconductor substrate 10. When joining the substrates 10 to the base plate 62 by means of the connection layers 62, the material forming the connection layers 62 is usually liquid or viscous during the heating step, as has been described above. The liquid or viscous material of the connection layers 62 may be displaced in the horizontal directions x, z to a certain degree and the thickness of the connection layers 62 may decrease, at least in some areas. The spacers 82 prevent the substrates 10 from moving closer to the base plate 80. However, due to the curvature of the base plate 80, it is possible that at least one side of a substrate 10 (e.g., a side which is closer to the center of the base plate 80) does not directly contact the respective spacers 82. This is, because a thickness of the resulting connection layer 62 may remain greater than a height hl of the respective spacer 82. The spacers 82 may remain between the substrates 10 and the base plate 80 after mounting/joining the substrates 10 onto the base plate 80. The spacers 82 may have a rounded or a square cross-section, for example. Any other cross-sections, however, are also possible. According to one example, the spacers 82 have an elongated form. That is, a length of a spacer 82 in a second horizontal direction z may be significantly larger than a width of the spacer 82 in a first horizontal direction x perpendicular to the second horizontal direction x. For example, one spacer 82 may extend along at least 50%, at least 75%, or even at least 90% of the length 11 or width w1 of a substrate 10. The number of spacers 82 as well as their shape and dimensions may depend on the size and shape of the respective substrate 10, for example.
In a conventional power semiconductor module arrangement as has been described with respect to
Now referring to the example illustrated in
As has been described above, at least some of a plurality of substrates 10 arranged on a base plate 80 may not even contact all of the respective spacers 82 after the heating step has been performed. As is schematically illustrated for the substrates 10 that are arranged closest to the edges of the base plate 80 where the curvature usually is more pronounced, such substrates 10 may not contact the spacers 822 that are arranged closer to a center of the base plate 80. That is, some of the spacers 822, due to the curvature of the base plate 80, may not be required at all, as the thickness of the connection layer 62 in the concerned areas is generally greater than the defined minimum thickness anyway. Therefore, it may also be possible to omit at least some of the first kind of spacers 822. Generally, the first height hl of a spacer of the first kind 822, therefore, may be between 0 and 400 μm, for example.
A second kind of spacers 824, which may be arranged closer to the edges of the base plate 80 has a second height h2 which is greater than the first height h1. The second height h2 of the second kind of spacers 824 may be chosen adequately in order to form a connection layer 62 having a more uniform thickness in the vertical direction y, as compared to the arrangement illustrated in
The higher second kind of spacers 824 prevent one side of the respective substrates 10 to move closer to the base plate 80 than the other side of the substrate 10 with the first kind of spacers 822 arranged below.
Usually, at least one spacer 82 is arranged below a first half of a substrate 10, and at least one spacer 82 is arranged below a second half of the respective substrate 10. The first half and the second half of a substrate 10 may be defined by a plane A which divides the substrate 10 in two essentially similar halves, as is schematically illustrated in
If an uneven number of substrates 10 is arranged on a base plate 80, for example, there may be one substrate 10 which is arranged essentially at the center of the base plate 80 (middle substrate 10 in the example of
By choosing the height h2 of the one or more second kind of spacers 824 it is possible to adjust the resulting orientation of the respective substrates 10. If, for example, the second height h2 is 200 μm and the first height h1 is at least 20 μm less than the second height h2, this may result in a still slightly beveled substrate 10, as is schematically illustrated in
Terms such as “first”, “second”, and the like, are used to describe various elements, regions, sections, etc. and are also not intended to be limiting. Like terms refer to like elements throughout the description.
As used herein, the terms “having”, “containing”, “including”, “comprising” and the like are open ended terms that indicate the presence of stated elements or features, but do not preclude additional elements or features. The articles “a”, “an” and “the” are intended to include the plural as well as the singular, unless the context clearly indicates otherwise.
The expression “and/or” should be interpreted to include all possible conjunctive and disjunctive combinations, unless expressly noted otherwise. For example, the expression “A and/or B” should be interpreted to mean only A, only B, or both A and B. The expression “at least one of” should be interpreted in the same manner as “and/or”, unless expressly noted otherwise. For example, the expression “at least one of A and B” should be interpreted to mean only A, only B, or both A and B.
It is to be understood that the features of the various embodiments described herein may be combined with each other, unless specifically noted otherwise.
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that a variety of alternate and/or equivalent implementations may be substituted for the specific embodiments shown and described without departing from the scope of the present invention. This application is intended to cover any adaptations or variations of the specific embodiments discussed herein. Therefore, it is intended that this invention be limited only by the claims and the equivalents thereof.
Number | Date | Country | Kind |
---|---|---|---|
22173412.2 | May 2022 | EP | regional |