Claims
- 1. A non-volatile semiconductor memory array row decoder for precharging a plurality of rows of memory cells in said array at a first time and for selecting one of said rows at a second time following said first time comprising,
- a first circuit node,
- a plurality of circuit paths from said first circuit node to each of said rows,
- each of said circuit paths including a plurality of field effect transistors, each having a gate, source and drain electrode, connected in series between the source and drain electrodes,
- means for coupling a plurality of address signals to said gates of said transistors to cause one circuit path to conduct current in response to said plurality of address signals,
- each address signal may be represented by its true or complement level,
- means for coupling said first circuit node to a first supply voltage in response to a write signal,
- means for coupling said first circuit node to a second supply voltage in response to a read signal, and
- means for coupling said first circuit node to a third supply voltage in response to a reset signal to precharge to a predetermined voltage through said plurality of said circuit paths, said plurality of rows at times when the potential of said plurality of address signals are all at a voltage to cause said transistors to conduct current.
- 2. An electrically alterable non-volatile semiconductor array for storing information comprising:
- a plurality of memory cells arranged in rows and columns to form said array,
- each of said memory cells comprising at least one variable threshold field effect transistor,
- the drain electrodes of one transistor per memory cell in a column of memory cells coupled together,
- the source electrodes of said one transistor per memory cell in said column of memory cells coupled together,
- first means for precharging to a potential the gates of said transistors at times prior to reading information from said array,
- second means for precharging to a potential the source and drain electrodes of said transistors at times prior to reading information from said array,
- means for writing information into said array; and
- means for reading information from said array.
- 3. The electrically alterable non-volatile semiconductor array of claim 2 wherein said second means for precharging includes a field effect transistor having a source and drain coupled across said source and drains of said transistors and having its gate coupled to a control signal for causing said field effect transistor to conduct current at times prior to reading.
Parent Case Info
This is a division, of application Ser. No. 837,791 filed Sept. 29, 1977, now U.S. Pat. No. 4,124,900.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4091360 |
Lynch |
May 1978 |
|
Non-Patent Literature Citations (1)
Entry |
Davidson et al., Nonvolatile Read-Mostly Memory Cell, IBM Technical Disclosure Bulletin, vol. 15, No. 7, 12/72, pp. 2282-2283,S 3101 0128. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
837791 |
Sep 1977 |
|