The present invention relates generally to semiconductor device manufacturing and, more particularly, to preventing fully silicided (FUSI) formation in high-k metal (HKMG) gate processing.
Field effect transistors (FETs) are widely used in the electronics industry for switching, amplification, filtering, and other tasks related to both analog and digital electrical signals. Most common among these are metal-oxide-semiconductor field effect transistors (MOSFET or MOS), in which a gate structure is energized to create an electric field in an underlying channel region of a semiconductor body, by which electrons are allowed to travel through the channel between a source region and a drain region of the semiconductor body. Complementary MOS (CMOS) devices have become widely used in the semiconductor industry, wherein both n-type and p-type (NFET and PFET) FETs are used to fabricate logic and other circuitry.
The source and drain regions of an FET are typically formed by adding dopants to targeted regions of a semiconductor body on either side of the channel. A gate structure is formed above the channel, which includes a gate dielectric located over the channel and a gate conductor above the gate dielectric. The gate dielectric is an insulator material, which prevents large leakage currents from flowing into the channel when a voltage is applied to the gate conductor, while allowing the applied gate voltage to set up a transverse electric field in the channel region in a controllable manner. Conventional MOS transistors typically include a gate dielectric formed by depositing or by growing silicon dioxide (SiO2) or silicon oxynitride (SiON) over a silicon wafer surface, with doped polysilicon formed over the SiO2 to act as the gate conductor.
Continuing trends in semiconductor device manufacturing include reduction in electrical device feature sizes (i.e., scaling), as well as improvements in device performance in terms of device switching speed and power consumption. MOS transistor performance may be improved by reducing the distance between the source and the drain regions under the gate conductor of the device, known as the gate or channel length, and by reducing the thickness of the layer of gate dielectric that is formed over the semiconductor surface. However, there are electrical and physical limitations on the extent to which the thickness of SiO2 gate dielectrics can be reduced. For example, thin SiO2 gate dielectrics are prone to gate tunneling leakage currents resulting from direct tunneling of electrons through the thin gate dielectric.
Accordingly, recent MOS and CMOS transistor scaling efforts have focused on high-k dielectric materials having dielectric constants greater than that of SiO2 (e.g., greater than about 3.9). High-k dielectric materials can be formed in a thicker layer than scaled SiO2, and yet still produce equivalent field effect performance. The relative electrical performance of such high-k dielectric materials is often expressed in terms equivalent oxide thickness (EOT), since the high-k material layer may be thicker, while still providing the equivalent electrical effect of a much thinner layer of SiO2. Because the dielectric constant “k” is higher than silicon dioxide, a thicker high-k dielectric layer can be employed to mitigate tunneling leakage currents, while still achieving the equivalent electrical performance of a thinner layer of thermally grown SiO2.
In one aspect, a method of forming gate stack structure for a transistor device includes forming a gate dielectric layer over a substrate; forming a first silicon gate layer over the gate dielectric layer; forming a dopant-rich monolayer over the first silicon gate layer; and forming a second silicon gate layer over the dopant-rich monolayer, wherein the dopant-rich monolayer prevents silicidation of the first silicon gate layer during silicidation of the second silicon gate layer.
In another aspect, a method of forming a transistor device includes forming a gate dielectric layer over a substrate; forming a first silicon gate layer over the gate dielectric layer; forming a dopant-rich monolayer over the first silicon gate layer; forming a second silicon gate layer over the dopant-rich monolayer; forming a hardmask layer over the second silicon gate layer; patterning the gate dielectric layer, the first silicon gate layer, the dopant-rich monolayer, the second silicon gate layer and the hardmask layer so as to form a patterned gate stack structure; forming source and drain regions in the substrate and adjacent the patterned gate stack structure; removing the hardmask layer to expose the second silicon gate layer; and forming silicide contacts on the source and drain regions, and the second silicon gate layer, wherein the dopant-rich monolayer prevents silicidation of the first silicon gate layer during silicidation of the second silicon gate layer.
Referring to the exemplary drawings wherein like elements are numbered alike in the several Figures:
a) through 1(i) are cross sectional views illustrating a process flow for forming a high-K, metal gate (HKMG) transistor device, in which:
a) illustrates the formation of a high-K dielectric layer over a semiconductor substrate;
b) illustrates the formation of a metal gate layer over the high-K dielectric layer of
c) illustrates the formation of a silicon gate layer over the metal gate layer of
d) illustrates the formation of a hardmask layer over the silicon gate layer of
e) illustrates patterning of the gate stack layers of
f) illustrates the formation of sidewall spacers on the patterned gate stack of
g) illustrates the formation of epitaxially grown source and drain regions in the substrate of
h) illustrates the removal of the hardmask layer from the patterned gate stack of
i) illustrates the formation of silicide contacts on the gate, source and drain regions of
a) through 2(k) are cross sectional views illustrating a process flow for forming a high-K, metal gate (HKMG) transistor device in accordance with an exemplary embodiment, in which:
a) illustrates the formation of a high-K dielectric layer over a semiconductor substrate;
b) illustrates the formation of a metal gate layer over the high-K dielectric layer of
c) illustrates the formation of a first silicon gate layer over the metal gate layer of
d) illustrates the formation of a dopant-rich monolayer over the first silicon gate layer of
e) illustrates the formation of a second silicon gate layer over the monolayer of
f) illustrates the formation of a hardmask layer over the second silicon gate layer of
g) illustrates patterning of the gate stack layers of
h) illustrates the formation of sidewall spacers on the patterned gate stack of
i) illustrates the formation of epitaxially grown source and drain regions in the substrate of
j) illustrates the removal of the hardmask layer from the patterned gate stack of
k) illustrates the formation of silicide contacts on the gate, source and drain regions of
With respect to high-k metal gate (HKMG) technology, the two main approaches for introducing a metal gate into the standard CMOS process flow are a “gate first” process or a “gate last” process. The latter is also referred to as a “replacement gate” or replacement metal gate (RMG) process. In a gate first process, high-k dielectric and metal processing is completed prior to polysilicon gate deposition. The metal gate material is subtractively etched along with the polysilicon gate material prior to source and drain formation. Once the source and drain regions are formed, silicide contacts are formed on the gate, source and drain regions.
Referring initially to
The semiconductor material of the semiconductor substrate 102 may be appropriately doped either with p-type dopant atoms or with n-type dopant atoms. The dopant concentration of the semiconductor substrate 102 may range from about 1.0×1015 atoms/cm3 to about 1.0×1019 atoms/cm3, and more specifically from about 1.0×1016 atoms/cm3 to about 3.0×1018 atoms/cm3, although lesser and greater dopant concentrations are contemplated herein also. In addition, the semiconductor substrate 102 may be a bulk substrate, a semiconductor-on-insulator or silicon-on-insulator (SOI) substrate, or a hybrid substrate.
The high-K dielectric layer 104 may include a dielectric metal oxide having a dielectric constant that is greater than the dielectric constant (7.5) of silicon nitride, and may be formed by methods well known in the art including, for example, chemical vapor deposition (CVD), ALD, molecular beam deposition (MBD), pulsed laser deposition (PLD), liquid source misted chemical deposition (LSMCD), etc. In an exemplary embodiment, the dielectric metal oxide of the high-k dielectric layer 118 includes a metal and oxygen, and optionally nitrogen and/or silicon. Specific examples of high-k dielectric materials include, but are not limited to: HfO2, ZrO2, La2O3, Al2O3, TiO2, SrTiO3, LaAlO3, Y2O3, HfOxNy, ZrOxNy, La2OxNy, Al2OxNy, TiOxNy, SrTiOxNy, LaAlOxNy, Y2OxNy, a silicate thereof, and an alloy thereof. Each value of x is independently from 0.5 to 3 and each value of y is independently from 0 to 2. The thickness of the high-k dielectric layer 104 may be from about 1 nm to about 10 nm, and more specifically from about 1.5 nm to about 3 nm.
As shown in
In one specific embodiment of an NFET device, the metal gate layer 106 may include workfunction setting metal layers selected to set the workfunction around the silicon conduction band edge. Such workfunction setting metal layers may include, for example, optional layers of about 10 Å to about 30 Å thick titanium nitride and about 10 Å to about 30 Å thick tantalum nitride, followed by a non-optional about 10 Å to about 40 Å thick layer of titanium aluminum, which together make up a workfunction setting metal layer portion of the metal gate layer 106. Alternatively, titanium aluminum nitride, tantalum aluminum, tantalum aluminum nitride, hafnium silicon alloy, hafnium nitride, or tantalum carbide may be used in the workfunction setting metal layer portion in lieu of the titanium aluminum.
In one specific embodiment of a PFET device, the metal gate layer 106 may include workfunction setting metal layers selected to set the workfunction around the silicon valence band edge. Here, such workfunction setting metal layers may include, for example, optional layers of about 10 Å to about 30 Å thick titanium nitride and about 10 Å to about 30 Å thick tantalum nitride, followed by non-optional layers of about 30 Å to about 70 Å thick titanium nitride and about 10 Å to about 40 Å thick layer of titanium aluminum, which together make up a workfunction setting metal layer portion of the metal gate layer 106. Alternatively, tungsten, tantalum nitride, ruthenium, platinum, rhenium, iridium, or palladium may be used in the workfunction setting metal layer portion in lieu of the titanium nitride and titanium aluminum nitride, tantalum aluminum, tantalum aluminum nitride, hafnium silicon alloy, hafnium nitride, or tantalum carbide may be deposited instead of the titanium aluminum.
Regardless of the specific workfunction setting metal layers used in either an NFET or a PFET device, a remainder of the metal gate layer 106 may include a fill metal such as aluminum, titanium-doped aluminum, tungsten or copper. Proceeding to
Upon completion of the gate stack materials, the device is then subjected to a photolithographic patterning process, including photoresist material (not shown) deposition, development and etching, etc., so as to form a patterned gate stack structure shown in
In
For future CMOS technologies, gate height reduction will become more desirable in order to reduce parasitic capacitance the increase the speed of devices such a ring oscillators. In a gate first integration scheme where gate height is reduced, there is the concern that the gate may become fully silicided (FUSI), such as shown in
Accordingly,
In
e) illustrates the formation of a second silicon gate layer 108b over the monolayer 110. It should be noted at this point that the various layers in the figures are not intended to be shown to scale, and are only for illustrative purposes. In an exemplary embodiment, the second doped silicon gate layer 108b may be deposited at a thickness ranging from about 200 Å to about 250 Å. In one implementation, the gate stack sequence 108a/110/108b may be formed by amorphous or polysilicon deposition for a period of time corresponding the desired thickness of the first doped silicon gate layer 108a, followed by introduction of the desired monolayer dopant 110 with the silicon material, followed by removal of the dopant material and continued silicon deposition to the desired thickness of the second doped silicon gate layer 108b.
At this point, the processing operations in
However, as then shown in
While the invention has been described with reference to a preferred embodiment or embodiments, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted for elements thereof without departing from the scope of the invention. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the invention without departing from the essential scope thereof. Therefore, it is intended that the invention not be limited to the particular embodiment disclosed as the best mode contemplated for carrying out this invention, but that the invention will include all embodiments falling within the scope of the appended claims.
This application is a continuation of U.S. patent application Ser. No. 13/494,312, filed Jun. 12, 2012, the contents of which are incorporated herein by reference in their entirety.
Number | Date | Country | |
---|---|---|---|
Parent | 13494312 | Jun 2012 | US |
Child | 13527063 | US |