Pannala et al., “Contribution of Resonance to Ground Bounce in Lossy Thin Film Planes,”© 1998 IEEE, pp. 185-188. |
Libous, “Characterization of Flip-Chip CMOS ASIC Simultaneous Switching Noise on Multilayer Organic and Ceramic BGA/CGA Packages,”© 1998 IEEE, pp. 191-194. |
Chen et al., “Norton Equivalent Modeling of Microprocessor Core Noise from Measurements,”© 1998 IEEE, pp. 195-198. |
Kim et al., “Rejection of SSN Coupling in Multilayer PCB using a Conductive Layer,”© 1998 IEEE, pp. 199-202. |
Becker et al., “Modeling, Simulation, and Measurement of Mid-Frequency Simultaneous Switching Noise in Computer Systems,” IEEE Transactions on Components, Packaging, and Manufacturing Technology—Part B., vol. 21, No. 2, May 1998, pp. 157-163. |
Huber et al., “Time-Domain Investigation of Decoupling Capacitors on MCM,” May 1999, 2 pgs. |
Madou et al., “Electrical Characterisation of Capacitors Integrated in Multi-layer Printed Circuit Boards,” May 1999, 2 pgs. |
Pham et al., “Decoupling Capacitors Techniques for High Frequency Board Designs,” Feb. 1999, pp. 127-135. |
Fisher et al., “The Role of Capacitors in High-Speed Systems Design,” Feb. 1999, pp. 137-155. |
Lipa et al., “Flip-Chip Power Distribution,”© 1998 IEEE, pp. 39-41. |
Wu et al., “Accurate Power Supply and Ground Plane Pair Models,” ©1998 IEEE, pp. 163-166. |
Moll et al., “Extraction of Equivalant Circuit Models of Package Power Supply Distribution Systems from Full Wave EM Field Simulations,” ©1998 IEEE, pp. 167-170. |
Fan et al., “Incorporating Vertical Discontinuities in Power-Bus Modeling using a Mixed-Potential Integral Equation and Circuit Extraction Formulation,” ©1998 IEEE, pp. 171-174. |
Zhao et al., “Effects of Power/Ground via Distribution on the Power/Ground Performance of C4/BGA Packages,” ©1998 IEEE, pp. 177-180. |
Novak, “Reducing Simultaneous Switching Noise and EMI on Ground/Power Planes by Dissipative Edge Termination,” ©1998 IEEE, pp. 181-184. |
Herrell et al., “Modeling of Power Distribution Systems in PCs” ©1998 IEEE, pp. 159-162. |
Chen et al., “Modeling and Simulation of Thin Film Decoupling Capacitors,” ©1998 IEEE, pp. 205-208. |
Diaz-Alvarez et al., “Power Decoupling with Integral Capacitors and Area Array Connections,” ©1998 IEEE, pp. 209-212. |
Roy et al., “ESR and ESL of Ceramic Capacitor Applied to Decoupling Applications,” ©1998 IEEE, pp. 213-216. |
Fang et al., “Modeling of the Electrical Performance of the Power and Ground Supply for a PC Microprocessor on a Card,” ©1998 IEEE, pp. 116-119. |
Shi et al., “An Experimental Procedure for Characterizing Interconnects to the DC Power Bus on a Multilayer Printed Circuit Board,” IEEE Transactions on Electromagnetic Compatibility, vol. 39, No. 4, Nov. 1997, pp. 279-285. |
Van den Berghe et al., “Study of the Ground Bounce caused by Power Plane Resonances,” IEEE Transactions on Electromagnetic Compatibility, vol. 40, No. 2, May 1998, pp. 111-119. |
Moran et al., “Application of the Finite-Difference Time-Domain Method and Measurement of Split Ground Plane Structures in Mixed Signal Integrated Circuits and Packages,” May 1999, 2 pgs. |
Lescot et al., “Effect of a Metallic Ground Plane on Advanced CMOS On-Chip Interconnects,” May 1999, 2 pgs. |
Novak, “Probes and Setup for Measuring Power-Plane Impedances with Vector Network Analyzer”, Feb. 1999, pp. 201-214. |
Daniele et al., “Spectral complete model for considering the effects of a finite ground plane on a PCB,” 1996, pp. 226-229. |
Leroux et al., “Modelling of Power Planes for Electrical Simulations,” 1996, pp. 664-668. |
Cai et al., “Numerical Extraction of Partial Inductance of Package Reference (Power/Ground) Planes,” ©1995 IEEE, pp. 12-15. |
Young, “Case Study of Ground Plane Inductance and Implications for Simulation,” IEEE Transactions on Components, Packaging, and Manufacturing Technology—Part B., vol. 18, No. 1, Feb. 1995, pp. 174-178. |
Printed Circuits Handbook, Coombs, McGraw-Hill Book Co., New York, NY, 1988, pp. 31.31, 32.1-32.21, 33.1-33.21, 34.1-34.17, and 35.5-35.15. |