Claims
- 1. A process for the manufacture of a power MOSFET device, said process comprising the steps of:
(a) preparing a wafer of float zone monocrystalline silicon of a given conductivity type without an epitaxially formed function receiving layer; (b) forming a MOSFET junction pattern in the top surface of said wafer; (c) grinding the back surface of said wafer to reduce the thickness of said wafer by greater than 50% and leaving said back surface in an intentionally roughened state and with a polycrystal structure; (d) producing an increased concentration of said given conductivity type in said back surface at a temperature which is too low to cause significant movement of said MOSFET junction pattern or other damage thereto; and (e) applying an ohmic contact layer to said back surface, wherein the material of said ohmic contact layer does not act as a donor or acceptor impurity atom in said wafer.
- 2. The process of claim 1, wherein said junction pattern is a DMOS pattern.
- 3. The process of claim 1, wherein said wafer thickness is reduced to less than about 200 microns.
- 4. The process of claim 1, wherein said increased concentration in said back surface is produced by a metal silicide infusion into said roughened back surface.
- 5. The process of claim 4, wherein said metal silicide is a titanium silicide.
- 6. The process of claim 1, wherein said increased concentration in said back surface is produced by a shallow implant less than about 500 Å deep of an atom which will produce an increased concentration of said given conductivity type, followed by a laser activation of said implant.
- 7. The process of claim 6, wherein said given conductivity type is N and said atom is phosphorous.
- 8. The process of claim 1, wherein said increased concentration in said back surface is produced by the deposition of a thin layer of amorphous silicon which is doped by an impurity atom of the given conductivity type.
- 9. The process of claim 8, wherein said given conductivity type is N and said atom is phosphorous.
- 10. The process of claim 6, wherein said junction pattern is a DMOS pattern.
- 11. The process of claim 8, wherein said junction pattern is a DMOS pattern.
- 12. The process of claim 10, wherein said waver thickness is reduced to less than about 200 microns.
- 13. The process of claim 11, wherein said waver thickness is reduced to less than about 200 microns.
- 14. The process of claim 12, wherein said increased concentration in said back surface is produced by a metal silicide infusion into said roughened back surface.
- 15. The process of claim 13, wherein said increased concentration in said back surface is produced by a metal silicide infusion into said roughened back surface.
- 16. The device of claim 14, wherein said ohmic contact layer on said back surface is titanium.
- 17. The device of claim 15, wherein said ohmic contact layer on said back surface is titanium.
RELATED APPLICATIONS
[0001] This application relates to copending application Ser. No. 09/566,219, filed May 5, 2000, entitled IGBT WITH AMORPHOUS SILICON TRANSPARENT COLLECTOR (IR-1462); application Ser. No. 09/565,148, filed May 5, 2000, entitled DIODE WITH WEAK ANODE (IR-1673); application Ser. No. 09/565,928, filed May 5, 2000, entitled ANNEAL-FREE PROCESS FOR FORMING WEAK COLLECTOR (IR-1706); application Ser. No. 09/565,973, filed May 5, 2000, entitled PROCESS FOR FORMING SPACED ACTIVATED WEAK COLLECTORS ON THIN IGBT SEMICONDUCTOR WAFERS (IR-1707); and application Ser. No. 09/565,922, filed May 5, 2000, entitled HYDROGEN IMPLANT FOR BUFFER ZONE OF PUNCH-THROUGH NON EPI IGBT (IR-1708). This application also claims the filing date of Provisional Application Ser. No. 60/182,689, filed Feb. 15, 2000.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60182689 |
Feb 2000 |
US |