Claims
- 1. A process for forming voids in a layer of dielectric material, wherein the process comprises the step of exposing said layer of dielectric material to a concentration of an oxygen plasma at a temperature and a pressure for said oxygen plasma to etch said layer of dielectric material to form voids in said layer of dielectric material.
- 2. The process of claim 1 wherein said concentration of said oxygen plasma is greater than or equal to about 1×1011 ions/cm3.
- 3. The process of claim 1 wherein said temperature is from about 400° C. to about 450° C.
- 4. The process of claim 1 wherein said pressure is from about 1×10−3 Torr and about 100×10−3 Torr.
- 5. The process of claim 1 further including the step of controlling the size and density of said voids.
- 6. The process of claim 5 wherein the size and density of said voids is controlled by varying said concentration of said oxygen plasma.
- 7. The process of claim 5 wherein the size and density of said voids is controlled by varying said temperature.
- 8. The process of claim 5 wherein the size and density of said voids is controlled by varying said pressure.
- 9. The process of claim 1 in which said voids have a diameter of from between about 2 to about 50 nanometers.
- 10. The process of claim 1 in which said layer of dielectric material has a thickness of up to about 1000 Å.
- 11. The process of claim 1 in which said layer of dielectric material comprises a silicon oxide.
- 12. A process for forming a semiconductor device comprising the steps of:providing a semiconductor substrate; forming a layer of a dielectric material on at least a portion of said semiconductor substrate; and exposing said layer of dielectric material to a concentration of an oxygen plasma at a temperature and a pressure sufficient for said oxygen plasma to etch said layer of dielectric material to form voids in said layer of dielectric material.
- 13. The process of claim 12 further including the step of forming a layer of a second dielectric material on said layer of dielectric material.
- 14. The process of claim 12 in which said voids have a diameter of from between about 2 to about 50 nanometers.
- 15. The process of claim 12 in which said layer of dielectric material has a thickness of up to about 1000 Å.
- 16. The process of claim 12 in which said layer of dielectric material comprises a silicon oxide.
- 17. A process for the formation of a dielectric layer of a semiconductor device comprising the steps of:depositing a layer of a first dielectric material between a pair of conductive lines of a semiconductor device; exposing said layer of first dielectric material to a concentration of an oxygen plasma at a temperature and a pressure sufficient for said oxygen plasma to etch said layer of first dielectric material to form voids in said layer of first dielectric material; and forming a layer of a second dielectric material on said layer of first dielectric material.
- 18. The process of claim 17 in which said voids have a diameter of from between about 2 to about 50 nanometers.
- 19. The process of claim 17 in which said layer of dielectric material has a thickness of up to about 1000 Å.
- 20. The process of claim 17 in which said layer of dielectric material comprises a silicon oxide.
- 21. A process for the formation of a dielectric layer of a semiconductor device comprising the steps of:providing a semiconductor substrate; forming a first conductive line and a second conductive line on said semiconductor substrate, said first conductive line and said second conductive line defining a space; forming a layer of a first dielectric material between said first conductive line and said second conductive line in said space; and exposing said layer of dielectric material to a concentration of an oxygen plasma at a temperature and a pressure sufficient for said oxygen plasma to etch said layer of dielectric material to form voids in said layer of dielectric material.
- 22. The process of claim 2 in which said voids have a diameter of from between about 2 to about 50 nanometers.
- 23. The process of claim 21 in which said layer of dielectric material has a thickness of up to about 1000 Å.
- 24. The process of claim 21 in which said layer of dielectric material comprises a silicon oxide.
- 25. A process for the formation of a dielectric layer of a semiconductor device comprising the steps of:providing a semiconductor substrate; forming a first conductive line and a second conductive line on said semiconductor substrate, said first conductive line and said second conductive line defining a space, each of said first conductive line and said second conductive line having a surface; forming a layer of a first dielectric material between said first conductive line and said second conductive line in said space, said layer of first dielectric material being substantially coplanar with said surfaces of said first conductive line and said second conductive line; exposing said layer of first dielectric material to a concentration of an oxygen plasma at a temperature and a pressure sufficient for said oxygen plasma to etch said layer of first dielectric material to form voids in said layer of first dielectric material; and forming a layer of a second dielectric material on said layer of first dielectric material such that said layer of second dielectric material covers said surfaces of said first and second conductive lines.
- 26. A process for forming a semiconductor device comprising the steps of:providing a semiconductor substrate having a layer of a conductive material formed thereon; forming a layer of a dielectric material on at least a portion of said layer of conductive material; and exposing said layer of dielectric material to a concentration of an oxygen plasma at a temperature and a pressure sufficient for said oxygen plasma to etch said layer of dielectric material to form voids in said layer of dielectric material.
- 27. The process of claim 26 further including the step of forming a layer of a second dielectric material on said layer of dielectric material.
- 28. A process for forming a semiconductor device comprising the steps of:providing an integrated circuit including a plurality of active devices and multilevel interconnections, said integrated circuit further including at least one interconnection level and at least one pair of conductive lines; forming a layer of a dielectric material between said conductive lines; exposing said layer of dielectric material to a concentration of an oxygen plasma at a temperature and a pressure sufficient for said oxygen plasma to etch said layer of dielectric material to form voids in said layer of dielectric material; and forming at least one additional layer including an active device, said additional layer being formed over said layer of dielectric material.
- 29. The semiconductor device of claim 28 further including a layer of a second dielectric material formed over said layer of dielectric material such that said layer of second dielectric material covers said conductive lines.
- 30. A process for forming a semiconductor device comprising the steps of:providing an integrated circuit including a plurality of active devices and multilevel interconnections, said integrated circuit further including at least one interconnection level and at least one pair of conductive lines; forming a layer of a first dielectric material between said conductive lines; exposing said layer of first dielectric material to a concentration of an oxygen plasma at a temperature and a pressure sufficient for said oxygen plasma to etch said layer of first dielectric material to form voids in said layer of first dielectric material; forming a layer of a second dielectric material on said layer of first dielectric material such that said layer of said second dielectric material covers said conductive lines; and forming at least one additional layer including an active device, said additional layer being formed over said layer of second dielectric material.
- 31. A process for forming a memory array, said memory array comprising a plurality of memory cells arranged in rows and columns, each of said plurality of memory cells comprising at least one field effect transistor, said method comprising the steps of:providing a semiconductor substrate; forming sources, drains and gates for each of said field effect transistors on said semiconductor substrate; forming a plurality of conductive lines to interconnect said memory cells, at least two of said plurality of conductive lines defining a space therebetween; forming a layer of a dielectric material in at least a portion of said space, said layer of dielectric material having a dielectric constant; and exposing said layer of dielectric material to a concentration of an oxygen plasma at a temperature and a pressure sufficient for said oxygen plasma to etch said layer of dielectric material to form voids in said layer of dielectric material.
- 32. The process of claim 31 further including the step of forming a layer of a second dielectric material over said layer of dielectric material such that said layer of second dielectric material covers said conductive lines.
- 33. A process for fabricating a wafer comprising the steps of:providing a wafer including a semiconductor substrate; forming a repeating series of sources, drains and gates for a plurality of field effect transistors on each of a plurality of individual die over said semiconductor substrate; forming a plurality of conductive lines to interconnect said field effect transistors, at least two of said conductive lines defining a space therebetween; forming a layer of a dielectric material in said space, said dielectric material having a dielectric constant; and exposing said layer of dielectric material to a concentration of an oxygen plasma at a temperature and a pressure sufficient for said oxygen plasma to etch said layer of dielectric material to form voids in said layer of dielectric material.
- 34. The memory array of claim 33 further including at least one layer of a second dielectric material formed on at least a portion of said layer of dielectric material.
- 35. A semiconductor device comprising:a semiconductor substrate; a plurality of active devices disposed on said substrate; a plurality of multilevel interconnection layers disposed on said substrate, at least one interconnection layer having at least one pair of conductive lines, said conductive lines defining a space therebetween; and a layer of a dielectric material formed in at least a portion of said space, said dielectric material including a plurality of voids having been formed therein by treating said layer of dielectric material with a high density oxygen plasma, said voids reducing the dielectric constant of said layer of dielectric material.
- 36. A memory array comprising:a semiconductor substrate; a plurality of memory cells arranged in rows and columns on said semiconductor substrate, each of said plurality of memory cells comprising at least one field effect transistor, each of said field effect transistors comprising a source, a drain and a gate formed on said semiconductor substrate; a plurality of conductive lines interconnecting said memory cells, a portion of said plurality of conductive lines defining spaces therebetween; and a layer of a dielectric material formed in at least a portion of said spaces, said layer of dielectric material having a dielectric constant and said layer of dielectric material having a plurality of voids formed therein, said voids having been formed by treating said layer of dielectric material with an oxygen plasma and said voids reducing the dielectric constant of said dielectric material.
- 37. A semiconductor wafer comprising:a semiconductor substrate; a repeating series of sources, drains and gates for a plurality of field effect transistors on each of a plurality of individual die over said semiconductor substrate; a plurality of conductive lines to interconnect said field effect transistors, at least two of said lines defining a space therebetween; and a layer of a dielectric material formed in at least a portion of said space, said dielectric material having a dielectric constant, said layer of dielectric material including a plurality of voids formed therein, said voids being formed by exposing said layer of dielectric material to an oxygen plasma and said voids reducing said dielectric constant of said layer of dielectric material.
- 38. The semiconductor wafer of claim 37 further including a layer of a second dielectric material formed on at least a portion of said layer of dielectric material.
- 39. A process for forming voids in a nonporous layer of dielectric material, wherein the process comprises the step of exposing said layer of dielectric material to a concentration of an oxygen plasma at a temperature and a pressure sufficient for said oxygen plasma to etch said layer of dielectric material to form voids in said layer of dielectric material.
CROSS REFERENCE TO RELATED APPLICATION
This application is a continuation of U.S. application Ser. No. 09/384,668, filed Aug. 27, 1999 now U.S. Pat. No. 6,140,249.
US Referenced Citations (6)
Non-Patent Literature Citations (3)
Entry |
Peng et al. “Process/property relatiopns of Barium Strontium titanate thin films deposited by multi-ion-beam sputtering technique” IEEE Ch3416-5 0-7803-1847-1/95 p. 460-463.* |
“Aerogel and Xerogel” Dispatches From The World of Computing, Pipeling, PC Magazine, Mar. 10, 1998, p. 9. |
WEI et al., “Controlled growth of SiO2 tunnel barrier and crystalline Si quantum wells for Si resonant tunneling diodes”, J. Appl. Phys. 81 (9), May 1, 1997, pp. 6415-6424. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/384668 |
Aug 1999 |
US |
Child |
09/653299 |
|
US |