Claims
- 1. A process for manufacturing a non-volatile semiconductor memory device by forming a tunnel dielectric film, a floating gate electrode, an interlayer capacitive film and a control gate electrode successively on a semiconductor substrate, wherein the process comprises introducing nitrogen atoms into at least an interface between the floating gate electrode and the interlayer capacitive film and an interface between the interlayer capacitive film and the control gate electrode.
- 2. A process for manufacturing a non-volatile semiconductor memory device according to claim 1, wherein introduction of nitrogen atoms into the interface between the tunnel dielectric film and the floating gate electrode and the interface between the floating gate electrode and the interlayer capacitive film is performed by the steps of forming the floating gate electrode on the tunnel dielectric film, then doping nitrogen atoms into the floating gate electrode, depositing the interlayer capacitive film on the floating gate electrode and carrying out a thermal treatment.
- 3. A process for manufacturing a non-volatile semiconductor memory device according to claim 1, wherein introduction of nitrogen atoms into the interface between the interlayer capacitive film and the control gate electrode is performed by the steps of forming the control gate electrode on the interlayer capacitive film, then doping nitrogen atoms into the control gate electrode and carrying out a thermal treatment.
- 4. A process for manufacturing a non-volatile semiconductor memory device according to claim 3, wherein introduction of nitrogen atoms into the interface between the tunnel dielectric film and the floating gate electrode and into the interface between the floating gate electrode and the interlayer capacitive film is performed by the steps of forming the floating gate electrode on the tunnel dielectric film, then doping nitrogen atoms into the floating gate electrode, depositing the interlayer capacitive film on the floating gate electrode and carrying out a thermal treatment.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-315769 |
Nov 1996 |
JPX |
|
CROSS-REFERENCES TO RELATED APPLICATIONS
This application is related to Japanese Patent Application No. HEI 8(1996)-315769, filed on Nov. 27, 1996 whose priority is claimed under 35 USC .sctn.119, the disclosure of which is incorporated herein by reference in its entirety.
US Referenced Citations (4)
Foreign Referenced Citations (3)
Number |
Date |
Country |
5-267684 |
Oct 1993 |
JPX |
6-29314 |
Feb 1994 |
JPX |
6-77493 |
Mar 1994 |
JPX |
Non-Patent Literature Citations (1)
Entry |
T. Kuroi, et al., 1994, Symposium on VLSI Technology Digest of Technical Papers, "The Effects of Nitrogen Implantation of into P Poly-Silicon Gate on Gate Oxide Properties", pp. 107-108. |