Claims
- 1. A process for etching a via hole in an intermetal dielectric layer of a semiconductor integrated circuit comprising the steps of:
- forming an aluminum layer for interconnecting individual devices formed on a semiconductor material;
- forming a first TiN layer on said aluminum layer;
- forming a Ti layer on said first TiN layer;
- forming a second TiN layer on said Ti layer;
- forming an intermetal dielectric layer on said second TiN layer;
- forming a photoresist layer on said intermetal dielectric layer;
- masking, exposing and developing said photoresist layer to define at least one location in said photoresist layer where said via hole will be fabricated; and
- etching said intermetal dielectric layer at said location until said Ti layer is substantially revealed to form said via hole in said intermetal dielectric layer.
- 2. The process as defined in claim 1 further comprising the steps of:
- forming a tungsten plug in said via hole;
- forming an aluminum layer on said intermetal dielectric and on said tungsten plug.
- 3. The process defined in claim 1 wherein said first TiN layer is formed to a thickness of approximately 450 .ANG..
- 4. The process defined in claim 1 wherein said Ti layer is formed to a thickness of approximately 1000 .ANG..
- 5. The process defined in claim 1 wherein said second TiN layer is formed to a thickness of approximately 450 .ANG..
- 6. A process for etching a via hole in a dielectric layer of a semiconductor integrated circuit formed on a semiconductor substrate comprising the steps of:
- forming an aluminum layer on said semiconductor substrate;
- forming a first TiN layer on said aluminum layer wherein said first TiN layer is formed thick enough to ensure no interaction between said aluminum layer and a subsequently formed Ti layer;
- forming a Ti layer on said first TiN layer wherein said Ti layer is formed thick enough to shunt voids which may develop in said aluminum layer;
- forming a second TiN layer on said Ti layer, wherein said second TiN layer is formed thick enough to act as an anti-reflective coating;
- forming a dielectric layer over said second TiN layer;
- forming a masking layer over said dielectric layer;
- defining at least one location in said masking layer where said via hole will be formed; and
- etching said dielectric layer at said location until said Ti layer is substantially revealed to form said via hole in said dielectric layer.
- 7. A process for etching a via hole in a dielectric layer of a semiconductor integrated circuit formed on a semiconductor substrate comprising the steps of:
- forming a multilayer metal layer on said semiconductor substrate with a method comprising the steps of:
- forming an aluminum layer on said substrate;
- forming a first TiN layer on said aluminum layer;
- forming a Ti layer on said first TiN layer;
- forming a second TiN layer on said Ti layer;
- patterning said multilayer metal layer into a plurality of multilayer metal lines, said multilayer metal lines electrically interconnecting various devices formed on said semiconductor substrate;
- forming a dielectric layer over said multilayer metal lines;
- forming a masking layer over said dielectric layer;
- patterning said masking layer to define a location over one of said multilayer metal lines where said via hole will be formed; and
- etching said dielectric layer at said location until said Ti layer of said multilayer metal line is substantially revealed to form said via hole in said dielectric layer.
Parent Case Info
This is a continuation-in-part of application Ser. No. 07/635,685, filed Dec. 27, 1990, now abandoned.
Foreign Referenced Citations (3)
Number |
Date |
Country |
0224435 |
Oct 1986 |
JPX |
0051630 |
Mar 1988 |
JPX |
0312852 |
Dec 1989 |
JPX |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
635685 |
Dec 1990 |
|