Claims
- 1. A method of fabricating a semiconductor device comprising the steps of:
a) providing a semiconductor die, having a top surface and a bottom surface; b) creating a gettering site comprising at least one region of lattice defects having a varying concentration in the body of said die at a predetermined depth below the top surface, said region of lattice defects having a thickness within which the concentration of the lattice defects is between a maximum concentration level and a minimum concentration level; c) diffusing heavy metal atoms into the semiconductor die; and d) applying heat for a predetermined time sufficient to drive the heavy metal atoms into the lattice defects to form a region of lattice defect and heavy metal diffusion that has a concentration profile which ranges between a minimum level and a maximum level.
- 2. A method of fabricating a semiconductor device as in claim 1, wherein the step of creating at least one region of lattice defects comprises particle beam implantation.
- 3. A method of fabricating a semiconductor device as in claim 1, wherein the semiconductor device is an insulated gate bipolar transistor.
- 4. A method of fabricating a semiconductor device as in claim 3, wherein the step of creating at least one region of lattice defects comprises creating lattice defects in the base region of the insulated gate bipolar transistor.
- 5. A method of fabricating a semiconductor device as in claim 4, wherein the at least one region of lattice defects is created in an n-type base region of the insulated gate bipolar transistor.
- 6. A method of fabricating a semiconductor device as in claim 5, wherein the step of subjecting the device to a diffusion of heavy metal atoms comprises a diffusion of platinum atoms.
- 7. A method of fabricating a semiconductor device as in claim 4, wherein the at least one region of lattice defects is created in a p-type base region of the insulated gate bipolar transistor.
- 8. A method of fabricating a semiconductor device as in claim 7, wherein the step of subjecting the device to a diffusion of heavy metal atoms comprises a diffusion of gold atoms.
- 9. A method of fabricating a semiconductor device as in claim 1 wherein the step of creating at least one region of lattice defects in the device serves to create gettering sites for the diffused heavy metal atoms.
- 10. A method of fabricating a semiconductor device as in claim 9 wherein the step of subjecting the device to a diffusion of heavy metal atoms serves to create recombination centers comprised of heavy metal atoms localized in the at least one region of lattice defects.
- 11. A method of fabricating a semiconductor device as in claim 10 wherein the step of creating at least one region of lattice defects in the device is performed before the step of subjecting the device to a diffusion of heavy metal atoms.
- 12. A method of fabricating a semiconductor device as in claim 10 wherein the step of creating at least one region of lattice defects in the device is performed after the step of subjecting the device to a diffusion of heavy metal atoms.
- 13. A method of fabricating a semiconductor device as in claim 10 wherein the step of creating at least one region of lattice defects in the device is performed simultaneously with the step of subjecting the device to a diffusion of heavy metal atoms.
- 14. A method of fabricating a semiconductor device as in claim 1, wherein the step of subjecting the device to a diffusion of heavy metal atoms comprises a diffusion of atoms selected from the group consisting of platinum and gold.
- 15. A method of fabricating a semiconductor device as in claim 1, wherein the semiconductor device is a diode.
- 16. A method of fabricating a semiconductor device as in claim 14, wherein the at least one region of lattice defects is created in an n-type cathode region of the insulated gate bipolar transistor.
- 17. A method of fabricating a semiconductor device as in claim 16, wherein the step of subjecting the device to a diffusion of heavy metal atoms comprises a diffusion of platinum atoms.
- 18. A semiconductor device comprising a semiconductor die having a top surface, and at least one region of lattice defects, the region located at a predetermined depth below the top surface and having a concentration of defects that is between a maximum concentration level and a minimum concentration level, wherein heavy metal atoms are diffused into the at least one region of lattice defects to provide a combined region of lattice defects and heavy metal diffusion that has a concentration profile that varies between a maximum level and a minimum level within the thickness thereof.
- 19. A semiconductor device as in claim 18, wherein the semiconductor device is an insulated gate bipolar transistor having an n type epitaxially grown base region, wherein the at least one region of lattice defects resides at least in part in the n type base region.
- 20. A semiconductor device as in claim 19, wherein the heavy metal atoms are platinum.
- 21. A semiconductor device as in claim 18, wherein the semiconductor device is an insulated gate bipolar transistor having a p type epitaxially grown base region, the at least one region of lattice defects residing at least in part in the p type base region.
- 22. A semiconductor device as in claim 21, wherein the heavy metal atoms are gold.
- 23. A method of fabricating a semiconductor device having forward voltage drop and switching speed requirements comprising the steps of:
a) providing a semiconductor die; b) creating a gettering site comprising at least one region of lattice defects of a predetermined concentration profile, the concentration profile representing the combination levels of lattice defects along the thickness of the gettering site in the body of the semiconductor die; and c) creating at least one preferential region of heavy metal recombination center in the at least one region of lattice defects by diffusing heavy metal atoms into the die and applying heat for a predetermined length of time to drive the heavy metal atoms into the lattice defects; the configuration of the at least one preferential region of heavy metal recombination centers providing a forward voltage drop and a switching speed within the requirements of the device.
- 24. A method as in claim 23 wherein the configuration of the at least one region of heavy metal recombination centers is a function of the depth of the region in the device, the shape of the region and the profile of the concentration of recombination centers in the region.
- 25. A method as in claim 23, wherein the configuration of the at least one region of heavy metal recombination centers is selected to minimize the forward voltage drop while maintaining the switching speed above a threshold level.
- 26. A method as in claim 23, wherein the configuration of the at least one region of heavy metal recombination centers is selected to adjust the forward voltage drop in relation to the switching speed.
RELATED APPLICATION
[0001] This application is a continuation of U.S. application Ser. No. 09/593,472, filed Jun. 14, 2000 by Richard Francis and Chiu Ng entitled PROCESS TO CREATE BURIED HEAVY METAL AT SELECTED DEPTH
Continuations (1)
|
Number |
Date |
Country |
Parent |
09593472 |
Jun 2000 |
US |
Child |
10288696 |
Nov 2002 |
US |