Claims
- 1. An apparatus for programming a memory cell, the memory cell comprising a select transistor and a data storage element, said select transistor having a gate connected to a select wordline, a source connected to a first terminal of said data storage element, and a drain connected to a column bitline, said apparatus comprising:
a column current control transistor connected to said column bitline; a wordline decoder connected to said gate of said select transistor through said select wordline, said wordline decoder providing an output signal to said select transistor to activate said select transistor; an adjustable voltage generator providing a variable voltage output; and a high voltage level shifter connected to a second terminal of said data storage element through a row wordline, said high voltage level shifter connected to said adjustable voltage generator and operative to place said variable voltage output onto said row wordline.
- 2. The apparatus of claim 1 wherein said high voltage level shifter is activated by said output signal from said wordline decoder.
- 3. The apparatus of claim 1 wherein the data storage element is a MOS capacitor.
- 4. The apparatus of claim 1 wherein said data storage element comprises a conductive structure forming said second terminal, an ultra-thin dielectric underlying said conductive for physical storage of data, and a doped semiconductor region forming said first terminal underlying both the ultra-thin dielectric and the conductive structure.
- 5. The apparatus of claim 1 wherein said column current control transistor is controlled by a fixed column voltage generator such that said column current control transistor allows current to flow on said column bitline.
- 6. The apparatus of claim 4 wherein said data storage element is programmed by breaking down said ultra-thin dielectric by applying a voltage between said first terminal and said second terminal.
- 7. An apparatus for programming a memory cell, the memory cell comprising a select transistor and a data storage element, said select transistor having a gate connected to a select wordline, a source connected to a first terminal of said data storage element, and a drain connected to a column bitline, said apparatus comprising:
a column current control transistor connected to said column bitline; an adjustable gate voltage generator providing a variable voltage output; and a gate level shifter connected to said gate of said select transistor through said select wordline, said gate level shifter connected to said adjustable gate voltage generator and operative to place said variable voltage output onto said select wordline; a wordline decoder providing an output signal to said gate level shifter to cause said variable output voltage to be placed on said select wordline; and a high voltage level shifter connected to a second terminal of said data storage element through a row wordline, said high voltage level shifter placing a fixed high voltage onto said row wordline.
- 8. The apparatus of claim 7 wherein said high voltage level shifter is activated by said output signal from said wordline decoder.
- 9. The apparatus of claim 7 wherein the data storage element is a MOS capacitor.
- 10. The apparatus of claim 7 wherein said data storage element comprises a conductive structure forming said second terminal, an ultra-thin dielectric underlying said conductive for physical storage of data, and a doped semiconductor region forming said first terminal underlying both the ultra-thin dielectric and the conductive structure.
- 11. The apparatus of claim 7 wherein said column current control transistor is controlled by a fixed column voltage generator such that said column current control transistor allows a predetermined fixed current to flow on said column bitline.
- 12. The apparatus of claim 10 wherein said data storage element is programmed by breaking down said ultra-thin dielectric by applying a voltage between said first terminal and said second terminal.
- 13. An apparatus for programming a memory cell, the memory cell comprising a select transistor and a data storage element, said select transistor having a gate connected to a select wordline, a source connected to a first terminal of said data storage element, and a drain connected to a column bitline, said apparatus comprising:
a wordline decoder connected to said gate of said select transistor through said select wordline, said wordline decoder providing an output signal to said select transistor to activate said select transistor; an adjustable column voltage generator providing a variable voltage output; a high voltage level shifter connected to a second terminal of said data storage element through a program row wordline, said high voltage level shifter placing a fixed high voltage onto said program row wordline; a column current control transistor connected to said column bitline, said column current control transistor having a gate connected to said adjustable voltage generator to receive said variable voltage output.
- 14. The apparatus of claim 13 wherein said high voltage level shifter is activated by said output signal from said wordline decoder.
- 15. The apparatus of claim 13 wherein the data storage element is a MOS capacitor.
- 16. The apparatus of claim 13 wherein said data storage element comprises a conductive structure forming said second terminal, an ultra-thin dielectric underlying said conductive for physical storage of data, and a doped semiconductor region forming said first terminal underlying both the ultra-thin dielectric and the conductive structure.
- 17. The apparatus of claim 16 wherein said data storage element is programmed by breaking down said ultra-thin dielectric by applying a voltage between said first terminal and said second terminal.
- 18. A method of programming a memory cell, the memory cell comprising a select transistor and a data storage element, said select transistor having a gate connected to a select wordline, a source connected to a first terminal of said data storage element, and a drain connected to a column bitline, said method comprising:
allowing current flow through said column bitline; turning on said select transistor; and providing a variable voltage to a second terminal of said data storage element through a program row wordline, said variable voltage used to control a programming current for said data storage element.
- 19. The method of claim 18 wherein said select transistor is turned on at the same time said variable voltage output is provided to said program row wordline.
- 20. A method of programming a memory cell, the memory cell comprising a select transistor and a data storage element, said select transistor having a gate connected to a select wordline, a source connected to a first terminal of said data storage element, and a drain connected to a column bitline, said method comprising:
allowing current flow through said column bitline; providing a high voltage on a second terminal of said data storage element through a program row wordline; and providing a variable voltage to the gate of said select transistor through said select wordline, said variable voltage used to control a programming current for said data storage element.
- 21. The method of claim 20 wherein said variable voltage is applied to said select transistor at the same time said high voltage is provided to said second terminal.
- 22. A method of programming a memory cell, the memory cell comprising a select transistor and a data storage element, said select transistor having a gate connected to a select wordline, a source connected to a first terminal of said data storage element, and a drain connected to a column bitline, said method comprising:
turning on said select transistor; providing a high voltage on a second terminal of said data storage element through a program row wordline; and regulating the current flow through said column bitline to control a programming current for said data storage element.
- 23. The method of claim 22 wherein said regulating the current flow is accomplished with a column current control transistor.
- 24. The method of claim 23 wherein said column current control transistor is modulated by an adjustable column voltage generator.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present invention is a continuation-in-part of pending U.S. patent application Ser. No. 10/024,327 filed on Dec. 17, 2001 and U.S. patent application Ser. No. 09/955,641 filed Sep. 18, 2001, priority to which is hereby claimed under 35 U.S.C. §120, further wherein each is hereby incorporated by reference in their entirety.
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
10024327 |
Dec 2001 |
US |
Child |
10256483 |
Sep 2002 |
US |
Parent |
09955641 |
Sep 2001 |
US |
Child |
10256483 |
Sep 2002 |
US |