| J. C. Kemp, "Instruction Translator", IBM Technical Disclosure Bulletin, XP 002046741 vol. 15, No. 3, pp. 920, Aug. 1972. |
| Patent Abstracts of Japan, "Semiconductor Memory Device", Inventor: Ito Yasuo, Aug. 19, 1986. |
| PCT Invitation to Pay Additional Fees with Communication Relating to the Results of the Partial International search, mailed Apr. 21, 1997, for counterpart PCT Application No. PCT/US96/16835. |
| Steven A. Przybylski, "New DRAM Technologies, A Comprehensive Analysis of the New Architectures," pp. iii-iv, 119-21, 138-58, 177-203 (MicroDesign Resource 1994). |
| TMS626402, "2097 152-Word By 2-Bank Synchronous Dynamic Random-Access Memory," Texas Instruments, 1994, pp. 5-3-5-23. |
| "Architectural Overview," Rambus, Inc., 1992, pp. 1-24. |
| "MT4LC4M4E9 (S) 4 MEG X 4 DRAM," Micron Semiconductor, Inc., 1994, pp. 1-183-1-196. |
| "M5M4V16807ATP-10, -12, -15, Target Spec. (Rev. 0.3)," Mitsubishi Electric, May 7, 1993, pp. 1-36. |