Claims
- 1. A DRAM with differential sensing means comprising:
a top block of data cells including a plurality of data cell subsets, wherein each of the data cell subsets is coupled to a respective top bit line; a bottom block of data cells including a plurality of data cell subsets, wherein each of the data cell subsets is coupled to a respective bottom bit line; a plurality of sense amplifiers positioned between the top block of data cells and the bottom block of data cells, each sense amplifier of the plurality of sense amplifiers is shared by a respective top bit line and a respective bottom bit line; a first replica memory cell with a portion of driving capability of a data cell, wherein the first replica memory cell turns on coupling a respective sense amplifier to a respective bottom bit line when a data cell in the top block of data cells is accessed; and a second replica memory cell with a portion of driving capability of a data cell, wherein the second replica memory cell turns on coupling a respective sense amplifier to a respective top bit line when a data cell in the bottom block of data cells is accessed.
- 2. The DRAM of claim 1, wherein the portion of driving capability of the first replica memory cell and the second replica memory cell is one-half of driving capability of a data cell.
- 3. The DRAM of claim 1, wherein each data cell comprises of one transistor.
- 4. The DRAM of claim 1, wherein each data cell comprises of three transistors.
- 5. The DRAM of claim 1, wherein each data cell uses same layout rules.
- 6. The DRAM of claim 1, wherein each respective top bit line and each respective bottom bit line have same diffusion capacitance.
- 7. The DRAM of claim 1, further comprising a write equalization switch for coupling a read line in the top block of data cells with a respective read line in the bottom block of data cells during a read cycle.
- 8. The DRAM of claim 1, further comprising a read equalization switch for coupling a read line in the top block of data cells with a respective read line in the bottom block of data cells before a read cycle.
- 9. The DRAM of claim 1, wherein each shared sense amplifier includes a transistor gate coupled between a respective local bit line and a respective global bit line for limiting voltage swing on the respective global bit line for read and write cycles.
- 10. A method for differential sensing of a DRAM comprising the steps of:
arranging the DRAM in a top block of data cells including a plurality of data cell subsets, wherein each of the data cell subsets in the top block is coupled to a respective top bit line, and a bottom block of data cells including a plurality of data cell subsets, wherein each of the data set subsets in the bottom block is coupled to a respective bottom bit line; positioning a plurality of sense amplifiers between the top block of data cells and the bottom block of data cells, each sense amplifier of the plurality of sense amplifiers is shared by a respective top bit line and a respective bottom bit line; activating a first replica memory cell with a portion of driving capability of a data cell for coupling a respective sense amplifier to a respective bottom bit line when a data cell in the top block of data cells is accessed; and activating a second replica memory cell with a portion of driving capability of a data cell for coupling a respective sense amplifier to a respective top bit line when a data cell in the bottom block of data cells is accessed.
- 11. The method of claim 10, wherein the portion of driving capability of the first replica memory cell and the second replica memory cell is one-half of driving capability of a data cell.
- 12. The method of claim 10, wherein each data cell comprises of one transistor.
- 13. The method of claim 10, wherein each data cell comprises of three transistors.
- 14. The method of claim 10, wherein each data cell uses same layout rules.
- 15. The method of claim 10, wherein each respective top bit line and each respective bottom bit line have same diffusion capacitance.
- 16. The method of claim 10, further comprising the step of coupling a read line in the top block of data cells with a respective read line in the bottom block of data cells during a read cycle for write cycle equalization.
- 17. The method of claim 10, further comprising the step of coupling a read line in the top block of data cells with a respective read line in the bottom block of data cells before a read cycle for read cycle equalization.
- 18. The method of claim 10, further comprising the step of limiting voltage swing on the respective global bit line for read and write cycles by a transistor gate coupled between a respective local bit line and a respective global bit line.
- 19. A DRAM comprising:
a first block of data cells including a plurality of data cell arrays, wherein each of the data cell arrays includes a plurality of data cells; a second block of data cells including a plurality of data cell arrays, wherein each of the data cell arrays includes a plurality of data cells; a sense amplifier array positioned between the first block of data cells and the second block of data cells, each sense amplifier in the sense amplifier array is shared by a respective data cell array in the first block and a respective data cell array in the second block; a first replica memory cell with a portion of driving capability of a data cell, wherein the first replica memory cell couples a respective sense amplifier to a respective data cell array in the second block when a data cell in the first block of data cells is accessed; and a second replica memory cell with a portion of driving capability of a data cell, wherein the second replica memory cell couples a respective sense amplifier to a respective data cell array in the first block when a data cell in the second block of data cells is accessed.
- 20. The DRAM of claim 19, wherein the portion of driving capability of the first replica memory cell and the second replica memory cell is one-half of driving capability of a data cell.
- 21. The DRAM of claim 19, wherein each data cell comprises of one transistor.
- 22. The DRAM of claim 19, wherein each data cell comprises of three transistors.
- 23. The DRAM of claim 19, wherein each data cell uses same layout rules.
- 24. The DRAM of claim 19, further comprising a write equalization switch for coupling a read line in the top block of data cells with a respective read line in the bottom block of data cells during a read cycle.
- 25. The DRAM of claim 19, further comprising a read equalization switch for coupling a read line in the top block of data cells with a respective read line in the bottom block of data cells before a read cycle.
- 26. The DRAM of claim 19, wherein each shared sense amplifier includes a transistor gate coupled between a respective local bit line and a respective global bit line for limiting voltage swing on the respective global bit line for read and write cycles.
- 27. A method for differential sensing of a hierarchical DRAM including a first block of data cells comprising a plurality of data cell arrays, and a second block of data cells comprising a plurality of data cell arrays, each of the data cell arrays includes a plurality of data cells, and a sense amplifier array positioned between the first block of data cells and the second block of data cells, each sense amplifier in the sense amplifier array shared by a respective data cell array in the first block and a respective data cell array in the second block, the method comprising the steps of:
activating a first replica memory cell with a portion of driving capability of a data cell for connecting a respective sense amplifier to a respective data cell array in the second block when a data cell in the first block of data cells is accessed; and turning on a second replica memory cell with a portion of driving capability of a data cell for connecting a respective sense amplifier to a respective data cell array in the first block when a data cell in the second block of data cells is accessed.
- 28. The method of claim 27, wherein the portion of driving capability of the first replica memory cell and the second replica memory cell is one-half of driving capability of a data cell.
- 29. The method of claim 27, further comprising the step of coupling a read line in the top block of data cells with a respective read line in the bottom block of data cells during a read cycle.
- 30. The method of claim 27, further comprising the step of coupling a read line in the top block of data cells with a respective read line in the bottom block of data cells before a read cycle.
- 31. The method of claim 27, further comprising the step of limiting voltage swing on the respective global bit line for read and write cycles by a transistor gate coupled between a respective local bit line and a respective global bit line.
- 32. A DRAM comprising:
a first block of data cells including a plurality of data cell arrays, wherein each of the data cell arrays includes a plurality of data cells; a second block of data cells including a plurality of data cell arrays, wherein each of the data cell arrays includes a plurality of data cells; a sense amplifier array positioned between the first block of data cells and the second block of data cells, each sense amplifier in the sense amplifier array is shared by a respective data cell array in the first block and a respective data cell array in the second block; first means for coupling a respective sense amplifier to a respective data cell array in the second block when a data cell in the first block of data cells is accessed; and second means for coupling a respective sense amplifier to a respective data cell array in the first block when a data cell in the second block of data cells is accessed.
- 33. The DRAM of claim 32, wherein each data cell comprises of one transistor.
- 34. The DRAM of claim 32, wherein each data cell comprises of three transistors.
- 35. The DRAM of claim 32, wherein each data cell uses same layout rules.
- 36. The DRAM of claim 32, further comprising a write equalization means for coupling a read line in the top block of data cells with a respective read line in the bottom block of data cells during a read cycle.
- 37. The DRAM of claim 32, further comprising a read equalization means for coupling a read line in the top block of data cells with a respective read line in the bottom block of data cells before a read cycle.
- 38. The DRAM of claim 32, wherein each shared sense amplifier includes a transistor gate coupled between a respective local bit line and a respective global bit line for limiting voltage swing on the respective global bit line for read and write cycles.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This patent application claims the benefit of the filing date of U.S. Provisional Patent Application Serial No. 60/276,710, filed Mar. 16, 2001 and entitled “PSEUDO DIFFERENTIAL SENSING METHOD AND APPARATUS FOR DRAM CELL”; the entire contents of which are hereby expressly incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60276710 |
Mar 2001 |
US |