Claims
- 1. A multi-port memory device comprising on a single chip:
- first and second external input/output ports for providing data input and output,
- a main memory for storing data, and
- a cache memory having smaller storage capacity than said main memory, and coupled to said first and second external input/output ports for storing data to be outputted from said first and second external input/output ports, and for receiving data entered from said first and second external input/output ports,
- each of said first and second external input/output ports providing access to every storage cell in said cache memory.
- 2. The multi-port memory of claim 1, wherein said cache memory has first and second internal input/output ports coupled to said first and second external input/output ports.
- 3. The multi-port memory of claim 2, wherein said cache memory has a third internal input/output port coupled to said main memory.
- 4. The multi-port memory of claim 1, wherein said every storage cell in said cache memory has first and second internal input/output ports coupled to said first and second external input/output ports.
- 5. The multi-port memory of claim 4, wherein said every storage cell in said cache memory has a third internal input/output port coupled to said main memory.
- 6. The multi-port memory of claim 5, wherein said first, second and third internal input/output ports of said every storage cell are arranged to provide concurrent data reading from said every storage cell to said first and second external input/output ports, and said main memory.
- 7. The multi-port memory of claim 5, wherein said first, second and third internal input/output ports of said every storage cell are arranged to provide concurrent data reading via two of said first, second and third internal input/output ports, simultaneously with data writing via one of said first, second and third internal input/output ports.
- 8. The multi-port memory of claim 1, wherein said cache memory comprises SRAM.
- 9. The multi-port memory of claim 8, wherein said main memory comprises DRAM.
- 10. In a memory device having first and second input/output ports, a SRAM cache memory, a DRAM main memory, a method of data transfer comprising the steps of:
- writing data via one of said first and second input/output ports to a predetermined location of said SRAM cache memory, and
- reading said data from said predetermined location via said first and second input/output ports concurrently.
- 11. The method of claim 10, further comprising the step of reading said data from said predetermined location to said DRAM main memory, simultaneously with reading said data via said first and second input/output ports.
Parent Case Info
This application claims the benefit of U.S. Provisional Application No. 60/040,053 filed Mar. 7, 1997.
US Referenced Citations (11)