Claims
- 1. An integrated circuit device comprising:
a substrate having a surface; a pillar of semiconductor material extending from the substrate surface and having a first doped region formed in the semiconductor material at a first end of the pillar and having a second doped region formed in the semiconductor material at a second end of the pillar, the pillar being configured to form the channel of a transistor; a first annular ring disposed about at least a portion of the pillar, wherein the first annular ring comprises a conductive material; and a memory bit in electrical contact with the first doped region.
- 2. The integrated circuit device, as set forth in claim 1, wherein the pillar comprises silicon.
- 3. The integrated circuit device, as set forth in claim 1, wherein the pillar has a circular cross-section.
- 4. The integrated circuit device, as set forth in claim 1, wherein the pillar has a square-shaped cross-section.
- 5. The integrated circuit device, as set forth in claim 1, wherein the pillar extends in a direction approximately perpendicular to the substrate surface.
- 6. The integrated circuit device, as set forth in claim 1, wherein the first annular ring comprises polycrystalline silicon.
- 7. The integrated circuit device, as set forth in claim 1, wherein the first doped region is configured to form one of a drain and source of the transistor and wherein the second doped region is configured to form the other of the drain and source of the transistor.
- 8. The integrated circuit device, as set forth in claim 7, wherein the first annular ring is configured to form the gate of the transistor and further configured to induce conduction through the pillar between the first doped region and the second doped region when a voltage is applied to the first annular ring.
- 9. The integrated circuit device, as set forth in claim 8, wherein the first annular ring is coupled to a wordline of a memory array.
- 10. The integrated circuit device, as set forth in claim 1, wherein the first annular ring is disposed about the pillar forming a continuous ring thereabout.
- 11. The integrated circuit device, as set forth in claim 1, wherein the first annular ring is disposed about approximately half of the pillar forming a semi-annular ring thereabout.
- 12. The integrated circuit device, as set forth in claim 1, wherein the first annular ring comprises a polycrystalline material.
- 13. The integrated circuit device, as set forth in claim 8, comprising a second annular ring disposed about at least a portion of the pillar, wherein the second annular ring is electrically isolated from the first annular ring, and wherein the second annular ring comprises a conductive material.
- 14. The integrated circuit device, as set forth in claim 13, wherein the second annular ring is more proximate to the substrate surface than the first annular ring.
- 15. The integrated circuit device, as set forth in claim 13, wherein the second annular ring is disposed directly adjacent to the second doped region.
- 16. The integrated circuit device, as set forth in claim 13, wherein an oxide layer is coupled between the first annular ring and the second annular ring.
- 17. The integrated circuit device, as set forth in claim 13, wherein the second annular ring is coupled to a bitline of a memory array.
- 18. The integrated circuit device, as set forth in claim 13, wherein the second annular ring is disposed about the pillar forming a continuous ring thereabout.
- 19. The integrated circuit device, as set forth in claim 13, wherein the second annular ring is disposed about approximately half of the pillar forming a semi-annular ring thereabout.
- 20. The integrated circuit device, as set forth in claim 1, wherein the memory bit is a magnetic storage device.
- 21. The integrated circuit device, as set forth in claim 20, wherein the storage device comprises a magnetic tunnel junction.
- 22. The integrated storage device, as set forth in claim 1, wherein the memory bit is a PCRAM device.
- 23. A memory device comprising:
a non-volatile memory storage device; and an access transistor coupled to the storage device, said access transistor comprises:
a vertical channel coupled between a first source/drain and a second source/drain; and a ring-like gate region disposed about at least a portion of the vertical channel and configured to initiate conduction between the first source/drain and the second source/drain.
- 24. The memory device, as set forth in claim 23, wherein the storage device comprises a magnetic tunnel junction.
- 25. The memory device, as set forth in claim 23, wherein the vertical channel comprises silicon (Si).
- 26. The memory device, as set forth in claim 23, wherein the gate region comprises polysilicon.
- 27. The memory device, as set forth in claim 23, wherein the gate region comprises a circular ring.
- 28. The memory device, as set forth in claim 23, wherein the gate region is disposed about the vertical channel forming a continuous ring thereabout.
- 29. The memory device, as set forth in claim 23, wherein the gate region is disposed about approximately half of the vertical channel forming a semi-annular ring thereabout.
- 30. The memory device, as set forth in claim 23, wherein the gate region is coupled to a wordline of a memory array.
- 31. The memory device, as set forth in claim 23, wherein the storage device is coupled to the first source/drain.
- 32. The memory device, as set forth in claim 31, comprising a bitline coupled to the second source/drain.
- 33. The memory device, as set forth in claim 32, wherein the bitline is configured to form a ring around at least a portion of the channel such that the ring is directly adjacent to the second source/drain.
- 34. The memory device, as set forth in claim 33, wherein the bitline is disposed about the vertical channel forming a continuous ring thereabout.
- 35. The memory device, as set forth in claim 33, wherein the bitline is disposed about approximately half of the vertical channel forming a semi-annular ring thereabout.
- 36. The memory device, as set forth in claim 33, wherein the bitline comprises polysilicon.
- 37. A processing system comprising:
a microprocessor; and a memory device including:
a non-volatile memory storage device; and an access transistor coupled to the storage device, said access transistor comprises:
a vertical channel coupled between a first source/drain and a second source/drain; and a ring-like gate region disposed about at least a portion of the vertical channel and configured to initiate conduction between the first source/drain and the second source/drain.
- 38. The processing system as set forth in claim 37, wherein the storage device comprises a magnetic tunnel junction.
- 39. The processing system as set forth in claim 37, wherein the vertical channel comprises silicon (Si).
- 40. The processing system as set forth in claim 37, wherein the gate region comprises polysilicon.
- 41. The processing system as set forth in claim 37, wherein the gate region comprises a circular ring.
- 42. The processing system as set forth in claim 37, wherein the gate region is disposed about the vertical channel forming a continuous ring thereabout.
- 43. The processing system as set forth in claim 37, wherein the gate region is disposed about approximately half of the vertical channel forming a semi-annular ring thereabout.
- 44. The processing system as set forth in claim 37, wherein the gate region is coupled to a wordline of a memory array.
- 45. The processing system, as set forth in claim 37, wherein the storage device is coupled to the first source/drain.
- 46. The processing system, as set forth in claim 45, comprising a bitline coupled to the second source/drain.
- 47. The processing system, as set forth in claim 46, wherein the bitline is configured to form a ring around at least a portion of the channel such that the ring is directly adjacent to the second source/drain.
- 48. The processing system, as set forth in claim 47, wherein the bitline is disposed about the vertical channel forming a continuous ring thereabout.
- 49. The processing system, as set forth in claim 47, wherein the bitline is disposed about approximately half of the vertical channel forming a semi-annular ring thereabout.
- 50. The processing system, as set forth in claim 47, wherein the bitline comprises polysilicon.
- 51. A method of fabricating an integrated circuit comprising the acts of:
forming a plurality of pillars in a substrate, the pillars extending from a surface of the substrate and forming an array of rows and columns; disposing a first insulating layer over the surface of the substrate between each of the pillars; disposing a first layer of conductive material over the first insulating layer; forming a first doped region in each of the plurality of pillars; etching the first layer of conductive material such that a ring is formed around at least a portion of each of the pillars and wherein each of the rings in a column is electrically coupled to the adjacent rings in the column via the conductive material; and forming a non-volatile memory bit on each pillar.
- 52. The method of fabricating an integrated circuit, as set forth in claim 51, wherein forming the plurality of pillars comprises etching surrounding material to form the plurality of pillars in the substrate material.
- 53. The method of fabricating an integrated circuit, as set forth in claim 51, wherein forming the plurality of pillars comprises forming a plurality of pillars in silicon.
- 54. The method of fabricating an integrated circuit, as set forth in claim 53, wherein forming the plurality of pillars in silicon comprises forming a plurality of pillars in a heavily doped silicon.
- 55. The method of fabricating an integrated circuit, as set forth in claim 51, wherein forming a plurality of pillars comprises forming a plurality of vertical pillars extending perpendicular to the surface of the substrate.
- 56. The method of fabricating an integrated circuit, as set forth in claim 51, wherein forming the first doped region comprises forming the first doped region by out-diffusion from the first layer of conductive material to the substrate material.
- 57. The method of fabricating an integrated circuit, as set forth in claim 51, wherein forming the first doped region comprises forming the first doped region by ion implantation.
- 58. The method of fabricating an integrated circuit, as set forth in claim 51, wherein disposing a first insulative layer comprises disposing a layer of oxide.
- 59. The method of fabricating an integrated circuit, as set forth in claim 51, wherein disposing a first layer of conductive material comprises disposing a layer of polysilicon.
- 60. The method of fabricating an integrated circuit, as set forth in claim 51, wherein etching the first layer of conductive material comprises forming a wordline in a memory array.
- 61. The method of fabricating an integrated circuit, as set forth in claim 51, wherein etching the first layer of conductive material comprises forming a continuous annular ring about each of the pillars.
- 62. The method of fabricating an integrated circuit, as set forth in claim 51, wherein etching the first layer of conductive material comprises forming a semi-annular ring about each of the pillars.
- 63. The method of fabricating an integrated circuit, as set forth in claim 51, wherein etching the first layer of conductive material comprises forming a bitline in a memory array.
- 64. The method of fabricating an integrated circuit, as set forth in claim 63, further comprising the act of disposing a second insulative layer over the first layer of conductive material.
- 65. The method of fabricating an integrated circuit, as set forth in claim 64, further comprising the act of forming a gate oxide layer around each of the pillars such that the pillars are completely coated with the gate oxide layer from a point coincident with the second insulative layer to the end of the pillar furthest from the surface of the substrate.
- 66. The method of fabricating an integrated circuit, as set forth in claim 65, further comprising the act of disposing a second layer of conductive material over the second insulative layer.
- 67. The method of fabricating an integrated circuit, as set forth in claim 66, further comprising the act of etching the second layer of conductive material such that a second ring is formed around at least a portion of each of the pillars and wherein each of the rings in a row of the array is electrically coupled to the adjacent rings in the row by the conductive material.
- 68. The method of fabricating an integrated circuit, as set forth in claim 67, wherein etching the second layer of conductive material comprises forming a continuous annular ring about each of the pillars.
- 69. The method of fabricating an integrated circuit, as set forth in claim 67, wherein etching the second layer of conductive material comprises forming a semi-annular ring about each of the pillars.
- 70. The method of fabricating an integrated circuit, as set forth in claim 67, wherein etching the second layer of conductive material comprises forming a wordline in a memory array.
- 71. The method of fabricating an integrated circuit, as set forth in claim 70, further comprising the act of disposing a third insulative layer on each of the second insulative layer and second layer of conductive material, wherein the third insulative layer is disposed to a thickness at least as high as each of the pillars.
- 72. The method of fabricating an integrated circuit, as set forth in claim 71, further comprising the act of planarizing the third insulative layer such that the top surface of each pillar is exposed.
- 73. The method of fabricating an integrated circuit, as set forth in claim 72, further comprising the act of forming a second doped region in each of the plurality of pillars.
- 74. The method of fabricating an integrated circuit, as set forth in claim 73, wherein forming the second doped region comprises forming the second doped region by ion implantation.
- 75. The method of fabricating an integrated circuit, as set forth in claim 74, further comprising the act of forming a storage device on the surface of the third insulative layer such that the storage device is electrically coupled to the second doped region.
- 76. The method of fabricating an integrated circuit, as set forth in claim 75, wherein forming a storage device comprises fabricating a magnetic tunnel junction.
RELATED APPLICATIONS
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 10/230,568 filed Aug. 29, 2002, the disclosure of which is incorporated herein by reference.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10230568 |
Aug 2002 |
US |
Child |
10637557 |
Aug 2003 |
US |