Claims
- 1-50. (canceled)
- 51. A method of fabricating an integrated circuit comprising the acts of:
forming a plurality of pillars in a substrate, the pillars extending from a surface of the substrate and forming an array of rows and columns; disposing a first insulating layer over the surface of the substrate between each of the pillars; disposing a first layer of conductive material over the first insulating layer; forming a first doped region in each of the plurality of pillars; etching the first layer of conductive material such that a ring is formed around at least a portion of each of the pillars and wherein each of the rings in a column is electrically coupled to the adjacent rings in the column via the conductive material; and forming a non-volatile memory bit on each pillar.
- 52. The method of fabricating an integrated circuit, as set forth in claim 51, wherein forming the plurality of pillars comprises etching surrounding material to form the plurality of pillars in the substrate material.
- 53. The method of fabricating an integrated circuit, as set forth in claim 51, wherein forming the plurality of pillars comprises forming a plurality of pillars in silicon.
- 54. The method of fabricating an integrated circuit, as set forth in claim 53, wherein forming the plurality of pillars in silicon comprises forming a plurality of pillars in a heavily doped silicon.
- 55. The method of fabricating an integrated circuit, as set forth in claim 51,
wherein forming a plurality of pillars comprises forming a plurality of vertical pillars extending perpendicular to the surface of the substrate.
- 56. The method of fabricating an integrated circuit, as set forth in claim 51,
wherein forming the first doped region comprises forming the first doped region by out-diffusion from the first layer of conductive material to the substrate material.
- 57. The method of fabricating an integrated circuit, as set forth in claim 51, wherein forming the first doped region comprises forming the first doped region by ion implantation.
- 58. The method of fabricating an integrated circuit, as set forth in claim 51, wherein disposing a first insulative layer comprises disposing a layer of oxide.
- 59. The method of fabricating an integrated circuit, as set forth in claim 51, wherein disposing a first layer of conductive material comprises disposing a layer of polysilicon.
- 60. The method of fabricating an integrated circuit, as set forth in claim 51, wherein etching the first layer of conductive material comprises forming a wordline in a memory array.
- 61. The method of fabricating an integrated circuit, as set forth in claim 51, wherein etching the first layer of conductive material comprises forming a continuous annular ring about each of the pillars.
- 62. The method of fabricating an integrated circuit, as set forth in claim 51, wherein etching the first layer of conductive material comprises forming a semi-annular ring about each of the pillars.
- 63. The method of fabricating an integrated circuit, as set forth in claim 51, wherein etching the first layer of conductive material comprises forming a bitline in a memory array.
- 64. The method of fabricating an integrated circuit, as set forth in claim 63, further comprising the act of disposing a second insulative layer over the first layer of conductive material.
- 65. The method of fabricating an integrated circuit, as set forth in claim 64, further comprising the act of forming a gate oxide layer around each of the pillars such that the pillars are completely coated with the gate oxide layer from a point coincident with the second insulative layer to the end of the pillar furthest from the surface of the substrate.
- 66. The method of fabricating an integrated circuit, as set forth in claim 65, further comprising the act of disposing a second layer of conductive material over the second insulative layer.
- 67. The method of fabricating an integrated circuit, as set forth in claim 66, further comprising the act of etching the second layer of conductive material such that a second ring is formed around at least a portion of each of the pillars and wherein each of the rings in a row of the array is electrically coupled to the adjacent rings in the row by the conductive material.
- 68. The method of fabricating an integrated circuit, as set forth in claim 67, wherein etching the second layer of conductive material comprises forming a continuous annular ring about each of the pillars.
- 69. The method of fabricating an integrated circuit, as set forth in claim 67, wherein etching the second layer of conductive material comprises forming a semi-annular ring about each of the pillars.
- 70. The method of fabricating an integrated circuit, as set forth in claim 67, wherein etching the second layer of conductive material comprises forming a wordline in a memory array.
- 71. The method of fabricating an integrated circuit, as set forth in claim 70, further comprising the act of disposing a third insulative layer on each of the second insulative layer and second layer of conductive material, wherein the third insulative layer is disposed to a thickness at least as high as each of the pillars.
- 72. The method of fabricating an integrated circuit, as set forth in claim 71, further comprising the act of planarizing the third insulative layer such that the top surface of each pillar is exposed.
- 73. The method of fabricating an integrated circuit, as set forth in claim 72, further comprising the act of forming a second doped region in each of the plurality of pillars.
- 74. The method of fabricating an integrated circuit, as set forth in claim 73, wherein forming the second doped region comprises forming the second doped region by ion implantation.
- 75. The method of fabricating an integrated circuit, as set forth in claim 74, further comprising the act of forming a storage device on the surface of the third insulative layer such that the storage device is electrically coupled to the second doped region.
- 76. The method of fabricating an integrated circuit, as set forth in claim 75, wherein forming a storage device comprises fabricating a magnetic tunnel junction.
RELATED APPLICATIONS
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 10/230,568 filed Aug. 29, 2002, the disclosure of which is incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10637557 |
Aug 2003 |
US |
Child |
10878059 |
Jun 2004 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10230568 |
Aug 2002 |
US |
Child |
10637557 |
Aug 2003 |
US |