Claims
- 1. A method of fabricating an integrated circuit, comprising the steps of:forming a dielectric layer over a semiconductor body; etching a hole in said dielectric layer, wherein sidewalls of said hole have a rough surface; depositing a thin liner over said dielectric layer including within said hole, wherein a surface of said thin liner within said hole has a smother surface than said rough surface and wherein said thin liner comprises an organic dielectric; depositing a barrier layer over said thin liner; forming a copper interconnect structure in said hole after the steps of depositing the thin liner and depositing the barrier layer.
- 2. The method of claim 1, further comprising the step of directionally etching said thin liner leaving sidewalls of said thin liner intact.
- 3. The method of claim 1, wherein said hole comprises a trench.
- 4. The method of claim 1, wherein said bole comprises a trench and a via.
- 5. The method of claim 1, wherein said thin liner has a thickness in the range of 5-100 Å.
- 6. A method of fabricating an integrated circuit, comprising the steps of:forming a interlevel dielectric layer over a semiconductor body; forming an intrametal dielectric layer over said interlevel dielectric layer; etching a trench in said intrametal dielectric layer and a via in said interlevel dielectric layer; depositing a thin liner over said intrametal dielectric layer including within said trench and said via, wherein said thin liner provides a smoother surface to said trench and via; directionally etching said thin liner in a horizontal direction to remove said thin liner from a bottom of said via; depositing a barrier layer over said thin liner; forming a copper interconnect structure in said trench and said via after the steps of depositing the thin liner and depositing the barrier layer.
- 7. The method of claim 6, wherein said thin liner comprises an organic dielectric.
- 8. The method of claim 6, wherein said liner comprises an inorganic dielectric.
- 9. The method of claim 6, wherein said liner comprises silicon dioxide.
- 10. The method of claim 1, wherein said thin liner has a thickness in the range of 5-100 Å.
- 11. A method of fabricating an integrated circuit, comprising the steps of:forming a dielectric layer over a semiconductor body; etching a hole in said dielectric layer, wherein sidewalls of said hole have a rough surface; depositing a thin liner over said dielectric including within said hole, wherein a surface of said thin liner within said hole has a smother surface than said rough surface and wherein said thin liner comprises silicon dioxide; depositing a barrier liner over said thin liner; forming a copper interconnect structure In said hole after the steps of depositing the thin liner and depositing the barrier layer.
Parent Case Info
This application claims priority under 35 USC § 119(e)(1) of provisional application Nos. 60/247,650 filed Nov. 09, 2000.
US Referenced Citations (5)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/247650 |
Nov 2000 |
US |