1. Field of the Invention
The present invention relates to a removing method of a hard mask, and particularly to a removing method of a hard mask applied in a fabricating process of a semiconductor device.
2. Description of the Related Art
In the technology for manufacturing an integrated circuit, a gate structure including an insulating layer with high dielectric constant (high-K) and a metal gate (hereafter called HK/MG for short) has been widely used. Such gate structure can reduce a current leakage, thereby improving the performance of the integrated circuit. Currently, the HK/MG can be selectively fabricated by two processes including a gate-first process and a gate-last process. In the gate-first process, the HK/MG is previously disposed before forming the gate structure. In the gate-last process, after a poly-silicon dummy gate is removed, the metal gate of the HK/MG is filled
a)-1(b) illustrate a partial process flow of a conventional method for fabricating a partial integrated circuit of two metal-oxide-semiconductor field-effect transistors (MOSFETs) 101, 102. Referring to
Next, referring to
Therefore, what is needed is a removing method of a hard mask to overcome the above disadvantages.
The present invention is directed to a removing method of a hard mask so as to prevent a shallow trench isolation from being etched during removing the hard mask.
The present invention provides a removing method of a hard mask. The method includes the following steps. A substrate is provided. At least two MOSFETs are formed on the substrate. An isolating structure is formed in the substrate and located between the at least two MOSFETs. Each of the MOSEFTs includes a gate insulating layer, a gate, a spacer and a hard mask. A protecting structure is formed on the isolating structure and the hard mask is exposed from the protecting structure. The exposed hard mask is removed to expose the gate.
In one embodiment of the present invention, the isolating structure is either a shallow trench isolation or a field oxide isolation. The gate is either a metal gate or a poly-silicon gate. The gate insulating layer includes a silicon oxide layer and a high-K insulating layer. The spacer at least includes a first spacer and a second spacer.
In one embodiment of the present invention, the hard mask and the isolating structure have an identical material.
In one embodiment of the present invention, the hard mask and the isolating structure have an identical material of silicon oxide.
In one embodiment of the present invention, the protecting structure includes a photoresist material or bottom anti-reflective coating (BARC) material.
In one embodiment of the present invention, forming the protecting structure includes the following steps. A photoresist layer is formed to cover the at least two MOSFETs and the isolating structure. The photoresist layer is thinned so as to exposed the hard masks of the at least two MOSFETs.
In one embodiment of the present invention, the hard masks are removed by a wet etching process.
In the method of the present invention, a protecting structure is formed on the isolating structure to protect the isolating structure. Thus, the recess will not be formed in the isolating structure during etching back the hard masks by a wet etching process, thereby reducing a current leakage and avoiding a seam between the contact etch stop layer and the isolating structure.
Other objectives, features and advantages of the present invention will be further understood from the further technological features disclosed by the embodiments of the present invention wherein there are shown and described preferred embodiments of this invention, simply by way of illustration of modes best suited to carry out the invention.
These and other features and advantages of the various embodiments disclosed herein will be better understood with respect to the following description and drawings, in which like numbers refer to like parts throughout, and in which:
a)-1(b) illustrate a partial process flow of a conventional method for fabricating a MOSFET.
a)-2(e) illustrate a partial process flow of a removing method of a hard mask in a fabricating process of MOSFET in accordance with an embodiment of the present invention.
a) illustrates a schematic view of a gate in a gate-first process.
b) illustrates a schematic view of a gate in a gate-last process.
It is to be understood that other embodiment may be utilized and structural changes may be made without departing from the scope of the present invention. Also, it is to be understood that the phraseology and terminology used herein are for the purpose of description and should not be regarded as limiting. The use of “including,” “comprising,” or “having” and variations thereof herein is meant to encompass the items listed thereafter and equivalents thereof as well as additional items. Unless limited otherwise, the terms “connected,” “coupled,” and “mounted,” and variations thereof herein are used broadly and encompass direct and indirect connections, couplings, and mountings.
a)-2(e) illustrate a partial process flow of a removing method of a hard mask in a fabricating process of MOSFET in accordance with an embodiment of the present invention. Referring to
Next, referring to
Next, the photoresist layer 24 is directly etched back without a mask. Thus, the photoresist layer 24 is thinned till the hard masks 26 of the MOSFETs 201, 202 are exposed from the photoresist layer 24. An etching time can be controlled here to achieve the above thinning process of the photoresist layer 24. For example, when the photoresist layer 24 is a material of UV1610 and has a thickness of 3300 angstroms, and the MOSFETs 201, 202 each has a thickness of 450 angstroms, the etching time of the photoresist layer 24 is about 132 seconds. Thus, referring to
Next, referring to
The isolating structures 209 can be either a shallow trench isolation (STI) or a field oxide isolation. A material of the isolating structures 209 can be silicon oxide. It is noted that the photoresist material of the photoresist layer 24 and silicon oxide have high etching selectivity. Meanwhile, the polymer pollution should be controlled to be acceptable. A material of the hard masks 26 is different from the material of the isolating structures 209. The material of the protecting structures 208 can also different from the material of the hard masks 26. Thus, the removing method of the present invention can be widely applied in a fabricating process of a semiconductor device where the material of the hard masks 26 is identical to or similar to the material of the isolating structures 209. It is only necessary to choose the suitable material of the protecting structures 208. For example, when the material of the hard masks 26 and the isolating structures 209 includes silicon nitride (SiN), the material of protecting structures 208 can include a bottom anti-reflective coating material.
In addition, the photoresist layer 24 can also be etched back by a photolithography process to form the protecting structures 208 except the above method as shown in
In summary, in the method of the present invention, a protecting structure is formed on the isolating structure to protect the isolating structure. Thus, the isolating structures 209 will not be thinned and the recesses will not be formed in the isolating structures 209 during etching back the hard masks 26, thereby reducing a current leakage and avoiding a seam between the contact etch stop layer and the isolating structure.
The above description is given by way of example, and not limitation. Given the above disclosure, one skilled in the art could devise variations that are within the scope and spirit of the invention disclosed herein, including configurations ways of the recessed portions and materials and/or designs of the attaching structures. Further, the various features of the embodiments disclosed herein can be used alone, or in varying combinations with each other and are not intended to be limited to the specific combination described herein. Thus, the scope of the claims is not to be limited by the illustrated embodiments.
Number | Name | Date | Kind |
---|---|---|---|
20080085590 | Yao et al. | Apr 2008 | A1 |
20080093682 | Yao et al. | Apr 2008 | A1 |
20100019344 | Chuang et al. | Jan 2010 | A1 |
20100052058 | Hsu et al. | Mar 2010 | A1 |
Number | Date | Country |
---|---|---|
423061 | Feb 2001 | TW |
Number | Date | Country | |
---|---|---|---|
20120070952 A1 | Mar 2012 | US |