Claims
- 1. A method of manufacturing a build-up multiple-layer circuit board, comprising:providing a core board; providing an insulating layer formed of resin material; making a surface of said insulating layer rough such that a surface roughness of said surface of said insulating layer is in a range of 1 micron to 5 microns; forming a metal layer directly on said rough surface of said insulating layer with an electroless plating; and laminating said insulating layer on which said metal layer is formed, on said core board.
- 2. A method of manufacturing a build-up multiple-layer circuit board according to claim 1, wherein said laminating said insulating layer includes laminating said insulating layer on said core board by heating and compressing said insulating layer with a thermal roll.
- 3. A method of manufacturing a build-up multiple-layer circuit board according to claim 1, wherein said resin material is one selected from a group consisting of epoxy resin, polymethyl pentene, polyphenylene ether, aromatic polyamide, polyacetal, polyetheramide, polyethylene terephthalate, polybutylene naphthalate, liquid crystal polyester, polyarylate, polyimide, polyamideimide, polyetheretherketone, polyphenylene sulfide, liquid crystal polymer, fluorocarbon resin, polysulfone, polyethersulfone, polyamide 46, polyethylene naphthalate, polybutylene terephthalate and aromatic polyester.
- 4. A method of manufacturing a build-up multiple-layer circuit board, comprising:providing a core board; providing an insulating layer formed of resin material; making a surface of said insulating layer rough such that a surface roughness of said surface of said insulating layer is in a range of 1 micron to 5 microns; forming a conductive layer directly on said rough surface of said insulating layer with an electroless plating; and forming a metal layer having a predetermined thickness by performing an electolytic plating to said conductive layer as a base layer.
Priority Claims (6)
Number |
Date |
Country |
Kind |
10-126285 |
May 1998 |
JP |
|
10-132241 |
May 1998 |
JP |
|
10-183037 |
Jun 1998 |
JP |
|
10-197615 |
Jul 1998 |
JP |
|
10-276861 |
Sep 1998 |
JP |
|
10-297303 |
Oct 1998 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a divisional of U.S. patent application Ser. No. 09/307,139 filed May 7, 1999 (pending).
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5517758 |
Nakamura |
May 1996 |
A |
6175084 |
Saitoh et al. |
Jan 2001 |
B1 |
Foreign Referenced Citations (1)
Number |
Date |
Country |
(HEI) 8-288659 |
Nov 1996 |
JP |