Resistance variable memory element with threshold device and method of forming the same

Abstract
A memory device having a memory portion connected in series with a threshold device between. The memory portion stores at least one bit of data based on at least two resistance states. The threshold device is configured to switch from a high resistance state to a low resistance state upon application of a voltage and, when the voltage is removed, to re-assume the high resistance state. Additionally, the threshold device can be configured to switch in response to both negative and positive applied voltages across the first and second electrodes. Memory elements having a memory portion and threshold device between first and second electrodes and methods for forming the memory elements are also provided.
Description
FIELD OF THE INVENTION

The invention relates to the field of random access memory (RAM) devices formed using a resistance variable material.


BACKGROUND OF THE INVENTION

Resistance variable memory elements, which include electrokinetic memory elements using chalcogenides, have been investigated for suitability as semi-volatile and non-volatile random access memory devices. A representative chalcogenide resistance variable memory element is disclosed in U.S. Pat. No. 6,348,365 to Moore and Gilton.


In one type of chalcogenide resistance variable memory element, a conductive material, for example, silver and copper, is incorporated into a chalcogenide glass. The resistance of the chalcogenide glass can be programmed to stable higher resistance and lower resistance states. An unprogrammed chalcogenide variable resistance element is normally in a higher resistance state. A write operation programs the element to a lower resistance state by applying a voltage potential across the chalcogenide glass and forming a conductive pathway. The element may then be read by applying a voltage pulse of a lesser magnitude than required to program it; the resistance across the memory device is then sensed as higher or lower to define two logic states.


The programmed lower resistance state of a chalcogenide variable resistance element can remain intact for an indefinite period, typically ranging from hours to weeks, after the voltage potentials are removed; however, some refreshing may be useful. The element can be returned to its higher resistance state by applying a reverse voltage potential of about the same order of magnitude as used to write the device to the lower resistance state. Again, the higher resistance state is maintained in a semi- or non-volatile manner once the voltage potential is removed. In this way, such an element can function as a semi- or non-volatile variable resistance memory having at least two resistance states, which can define two respective logic states, i.e., at least a bit of data.


One exemplary chalcogenide resistance variable device uses a germanium selenide (i.e., GexSe100−x) chalcogenide glass as a backbone between first and second electrodes. The germanium selenide glass has, in the prior art, incorporated silver (Ag) and silver selenide (Ag2+/−xSe) layers in the memory element. The element is programmed by applying a sufficient voltage across the electrodes to cause the formation of a conductive path between the two electrodes, by virtue of a conductor (i.e., such as silver) that is present in metal ion laced glass layer.


It would be desirable to have a structure and method for adjusting the programming voltages used for a memory element.


BRIEF SUMMARY OF THE INVENTION

Embodiments of the invention include memory devices having a memory portion connected in series with a threshold device between the electrodes is provided. The memory portion stores at least one bit of data based on at least two resistance states. The threshold device is configured to switch from a high resistance state to a low resistance state upon application of a voltage and, when the voltage is removed, to re-assume the high resistance state. Additionally, the threshold device can be configured to switch in response to both negative and positive applied voltages across the first and second electrodes. Embodiments of the invention also include memory elements having a memory portion and threshold device between first and second electrodes. Methods for forming the memory elements are also provided.





BRIEF DESCRIPTION OF THE DRAWINGS

The foregoing and other advantages and features of the invention will become more apparent from the detailed description of exemplary embodiments provided below with reference to the accompanying drawings in which:



FIG. 1 illustrates a schematic diagram of a memory element according to the invention;



FIG. 2 illustrates a cross sectional view of a portion of a memory element according to an exemplary embodiment of the invention;



FIGS. 3A-3D depict the formation of the memory element of FIG. 2 at different stages of processing;



FIG. 4 illustrates a cross sectional view of a portion of a memory element according to another exemplary embodiment of the invention;



FIG. 5 illustrates a cross sectional view of a portion of a memory element according to another exemplary embodiment of the invention; and



FIG. 6 is a block diagram of a system including a memory element according to an exemplary embodiment of the invention.





DETAILED DESCRIPTION OF THE INVENTION

In the following detailed description, reference is made to various specific embodiments of the invention. These embodiments are described with sufficient detail to enable those skilled in the art to practice the invention. It is to be understood that other embodiments may be employed, and that various structural, logical and electrical changes may be made without departing from the spirit or scope of the invention.


The term “substrate” used in the following description may include any supporting structure including, but not limited to, a semiconductor substrate that has an exposed substrate surface. A semiconductor substrate should be understood to include silicon-on-insulator (SOI), silicon-on-sapphire (SOS), doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. When reference is made to a semiconductor substrate or wafer in the following description, previous process steps may have been utilized to form regions or junctions in or over the base semiconductor or foundation. The substrate need not be semiconductor-based, but may be any support structure suitable for supporting an integrated circuit, including, but not limited to, metals, alloys, glasses, polymers, ceramics, and any other supportive materials as is known in the art.


The invention is now explained with reference to the figures, which illustrate exemplary embodiments and throughout which like reference numbers indicate like features. FIG. 1 is a schematic diagram of the memory element 100 according to the invention. A threshold device 120 is connected in series with the memory portion 140 of the memory element 100. Specifically, in FIG. 1, the threshold device 120 is disposed between a first electrode 116 and a second electrode 124 of the element 100. Schematically, the threshold device 120 is depicted by two diodes in parallel with opposite orientations.


The threshold device 120 is configured to have a switching characteristic with respect to both a positive and negative voltage, such that the memory portion 140 of the element 100 can be written and erased when the positive and negative voltages are applied. Upon application of a positive or negative voltage, the threshold device 120 switches from a high resistance state to a stable low resistance state so that the voltage drop across the threshold device 120 is constant. When the positive or negative voltage is removed, the threshold device 120 re-assumes the high resistance state. Preferably, the threshold device 120 does not exhibit any leakage current.


By placing the threshold device 120 in series with the memory portion 140 of the memory element 100, it is possible to use a voltage with a greater magnitude to program (i.e., write and erase) the memory portion 140. For example, if the threshold device 120 has a threshold voltage greater than the voltage needed to write the memory portion 140 to a high or low resistance state, the threshold device 120 would effectively cause an increase in the voltage magnitude needed to write the memory portion 140. The programming voltage can thus be increased up to about 1 to 2 Volts or more. Additionally, the threshold device 120 can protect the memory portion 140 from spurious noise, since a voltage of a greater magnitude will be needed to write the memory portion 140.


According to an exemplary embodiment, the threshold voltage of the threshold device 120 has a greater magnitude in one of the positive or negative directions. For example, where an increase in the write voltage in the positive direction is desired, the voltage of the threshold device 120 is greater in the positive direction and the memory portion is read using a negative voltage. The magnitude of the threshold voltage of the threshold device 120 is sufficiently low in the negative direction to allow the memory portion 140 to be read without causing the resistance state of the memory portion 140 to be changed. Similarly, where an increase in the write voltage in the negative direction is desired, the voltage of the threshold device 120 can be greater in the negative direction and the memory portion can be read using a positive voltage.


According to an exemplary embodiment of the invention, the threshold device 120 is one or more layers of material. The material or materials selected for the threshold device 120 are preferably configurable to be responsive to both a positive and negative voltage. Alternatively, if a material or set of materials is responsive to only one voltage type (e.g., positive), a pair of the materials or material sets arranged in opposite orientation may be used to achieve a threshold device 120 responsive to both a positive and negative switching voltage, as schematically depicted in FIG. 1.



FIG. 2 illustrates a cross-sectional view of the memory element 100 according to an exemplary embodiment of the invention. The element 100 shown in FIG. 2 is supported by a substrate 110. Over the substrate 110, though not necessarily directly so, is a conductive address line 112, which serves as an interconnect for the element 100 shown and a plurality of other similar devices of a portion of a memory array of which the shown element 100 is a part. It is possible to incorporate an optional insulating layer 111 between the substrate 110 and address line 112, and this may be preferred if the substrate 110 is semiconductor-based. The conductive address line 112 can be any material known in the art as being useful for providing an interconnect line, such as doped polysilicon, silver (Ag), gold (Au), copper (Cu), tungsten (W), nickel (Ni), aluminum (Al), platinum (Pt), titanium (Ti), and other materials. Over the address line 112 is a first electrode 116, which is defined within an insulating layer 114, which is also over the address line 112. This electrode 116 can be any conductive material that will not migrate into the layer formed directly over the electrode 116 (e.g., layer 120a, described below), but is preferably tungsten (W). The insulating layer 114 can be, for example, silicon nitride (Si3N4), a low dielectric constant material, an insulating glass, or an insulating polymer, but is not limited to such materials.


In the embodiment shown in FIGS. 1 and 2, the threshold device 120 is formed over the first electrode 116. In the illustrated embodiment, the threshold device 120 is a stack of layers 120a, 120b, 120c, 120d, 120e. For simplicity, in certain figures, the individual component layers of the threshold device 120 are not shown. Layers 120a, 120c and 120e are each a chalcogenide material, for example, germanium selenide (GexSe100−x), and more particularly Ge60Se40. Layers 120a, 120c and 120e may be a same chalcogenide material and may have the same stoichiometry, but may also be different. Layer 120b is a metal-chalcogenide layer, and in the illustrated embodiment is tin-selenide. Layer 120d is a metal layer and in the illustrated embodiment is copper. The threshold device 120, however, can include additional layers and/or different materials, which are configured as described above.


An optional conductive layer 121 is formed over the threshold device 120. The conductive layer 121 can be any suitable conductive material, and in the illustrated embodiment is tungsten.


The memory portion 140 (i.e., the portion for storing a bit of data based on at least two resistance states, which can define two respective logic states) of the memory element 100 is formed over the optional conductive layer 121. The memory portion 140 includes one or more layers of resistance variable material and can further include one or more layers of other materials such as, for example, metal. In the illustrated embodiment, the memory portion 140 is a stack of layers and includes, for example, a chalcogenide material layer 141, a tin-chalcogenide layer 142, and an optional metal layer 143. For simplicity, in certain figures the individual component layers of the memory portion 140 are not shown. The invention, however, is not limited to such embodiments, and the memory portion 140 can include additional or fewer layers of other materials suitable for forming a resistance variable memory element. For example, the portion 140 can include a second chalcogenide material layer (not shown) over the metal layer 143. The second chalcogenide layer may be a same material as the chalcogenide layer 141 or a different material.


In the illustrated embodiments, the chalcogenide material layer 141 is e.g., germanium selenide (GexSe100−x). The germanium selenide may be within a stoichiometric range of about Ge33Se67 to about Ge60Se40. The chalcogenide material layer 141 may be between about 100 Å and about 1000 Å thick, e.g., about 300 Å thick. Layer 141 need not be a single layer, but may also be comprised of multiple chalcogenide sub-layers having the same or different stoichiometries.


Over the chalcogenide material layer 141 is an optional layer of metal-chalcogenide 142, such as tin-chalcogenide (e.g., tin selenide (Sn1+/−xSe, where x is between about 1 and about 0)), or silver-chalcogenide (e.g., silver selenide). It is also possible that other chalcogenide materials may be substituted for selenium, such as sulfur, oxygen, or tellurium. The layer 142 in the exemplary embodiment is a layer of tin-chalcogenide layer and may be about 100 Å to about 1000 Å thick; however, its thickness depends, in part, on the thickness of the underlying chalcogenide material layer 141. The ratio of the thickness of the tin-chalcogenide layer 142 to that of the underlying chalcogenide material layer 141 is preferably between about 5:1 and about 1:3.


An optional metal layer 143 is provided over the tin-chalcogenide layer 142, with silver (Ag) being the exemplary metal. This metal layer 143 is between about 300 Å and about 500 Å thick. Over the metal layer 143 is the second electrode 124. The second electrode 124 can be made of the same material as the first electrode 116, but is not required to be so formed. In the illustrated embodiment, the second electrode 124 is tungsten (W).



FIGS. 3A-3D are cross sectional views of a wafer in various stages of fabrication depicting the formation of the memory element 100 according to an exemplary embodiment of the invention. No particular order is required for any of the actions described herein, except for those logically requiring the results of prior actions. Accordingly, while the actions below are described as being performed in a general order, the order is exemplary only and can be altered if desired. Although the formation of a single memory element 100 is shown, it should be appreciated that the memory element 100 can be one memory element in an array of memory elements, which can be formed concurrently.


As shown by FIG. 3A, a substrate 110 is initially provided. As indicated above, the substrate 110 can be semiconductor-based or another material useful as a supporting structure. If desired, an optional insulating layer 111 may be formed over the substrate 110. The optional insulating layer 111 may be silicon oxide, silicon nitride, or other insulating materials. Over the substrate 110 (and optional insulating layer 111, if desired), the conductive address line 112 is formed by depositing a conductive material, such as doped polysilicon, aluminum, platinum, silver, gold, nickel, titanium, but preferably tungsten. The conductive material is patterned, for instance with photolithographic techniques, and etched to define the address line 112. The conductive material may be deposited by any technique known in the art, such as sputtering, chemical vapor deposition, plasma enhanced chemical vapor deposition, evaporation, or plating.


An insulating layer 114 is formed over the address line 112. The insulating layer 114 can be silicon nitride, a low dielectric constant material, or other insulators known in the art, and may be formed by any known method. Preferably, the insulating layer 114 (e.g., silicon nitride) does not allow tin ion migration. An opening 114a in the insulating layer 114 is made, for instance by photolithographic and etching techniques, exposing a portion of the underlying address line 112. A first electrode 116 is formed within the opening 114a, by forming a layer of conductive material over the insulating layer 114 and in the opening 114a. A chemical mechanical polishing (CMP) step is performed to remove the conductive material from over the insulating layer 114. Desirably, the first electrode 116 is formed of tungsten.


As shown in FIG. 3B, the threshold device 120 is formed over the first electrode 116 and insulating layer 114. In the illustrated embodiment, layer 120a is formed over the first electrode 116 and insulating layer 114, and each of the layers 120b, 120c, 120d, 120e of the threshold device 120 is formed consecutively thereafter. Layers 120a, 120c and 120e are each a chalcogenide material, for example, germanium selenide (GexSe100−x), and more particularly Ge60Se40. Layers 120a, 120c and 120e may be a same chalcogenide material and may have the same stoichiometry, but may also be different. Formation of the layers 120a, 120c and 120e of the threshold device 120 may be accomplished by any suitable method, for example, by sputtering. Layer 120b is a metal-chalcogenide layer, and in the illustrated embodiment is tin-selenide. Layer 120b can be formed by any suitable method, e.g., physical vapor deposition, chemical vapor deposition, co-evaporation, sputtering, among other techniques. Layer 120d is a metal layer and in the illustrated embodiment is copper and can be formed by any suitable technique.


An optional conductive layer 121 is formed over the threshold device 120. The conductive layer 121 can be any suitable conductive material and can be formed by any suitable technique. In the illustrated embodiment the conductive layer 121 is copper.


The memory portion 140 of the memory element 100 is formed over the optional conductive layer 121. In the illustrated embodiment, the memory portion 140 is a stack of layers and includes, for example, a chalcogenide material layer 141, a tin-chalcogenide layer 142, and an optional metal layer 143. In the illustrated embodiments, the chalcogenide material layer 141 is e.g., germanium selenide (GexSe100−x). The germanium selenide may be within a stoichiometric range of about Ge33Se67 to about Ge60Se40. The chalcogenide material layer 141 is formed to between about 100 Å and about 1000 Å thick, e.g., about 300 Å thick. Layer 141 need not be a single layer, but may also be formed to include multiple chalcogenide sub-layers having the same or different stoichiometries.


An optional layer of metal-chalcogenide 142, such as tin-chalcogenide (e.g., tin selenide (Sn1+/−xSe, where x is between about 1 and about 0)), or silver-chalcogenide (e.g., silver selenide) is formed over the chalcogenide material layer 141. The metal-chalcogenide layer 142 can be formed by any suitable method, e.g., physical vapor deposition, chemical vapor deposition, co-evaporation, sputtering, among other techniques. It is also possible that other chalcogenide materials may be substituted for selenium, such as sulfur, oxygen, or tellurium. The layer 142 in the exemplary embodiment is a layer of tin-chalcogenide layer and is formed to be about 100 Å to about 1000 Å thick; however, its thickness depends, in part, on the thickness of the underlying chalcogenide material layer 141. The chalcogenide material layer 141 and tin-chalcogenide layer 142 are preferably formed such that the ratio of the thickness of the tin-chalcogenide layer 142 to that of the underlying chalcogenide material layer 141 is between about 5:1 and about 1:3.


An optional metal layer 143 is formed by any suitable technique over the tin-chalcogenide layer 142, with silver (Ag) being the exemplary metal. This metal layer 143 formed to be between about 300 Å and about 500 Å thick.


A conductive material is deposited over the metal layer 143 to form a second electrode 124. Similar to the first electrode 116, the conductive material for the second electrode 124 may be any material suitable for a conductive electrode. In one exemplary embodiment the second electrode 124 is tungsten.


Referring to FIG. 3C, a layer of photoresist 130 is deposited over the second electrode 124 layer, masked and patterned to define a stack 133 of the memory element 100. An etching step is used to remove portions of layers 120 (120a, 120b, 120c, 120d, 120e), 121, 141, 142, 142, and electrode 124, with the insulating layer 114 used as an etch stop, leaving stack 133 as shown in FIG. 3C. The photoresist 130 is removed, leaving the structure shown in FIG. 3D.


Additional steps may be performed to isolate the memory element 100 from other memory elements and other devices. For example, an insulating layer (not shown) may be formed over the stack 133 of layers 120 (120a, 120b, 120c, 120d, 120e), 121, 141, 142, 142, and electrode 124. Also, other processing steps can be conducted to electrically couple the element 100 to peripheral circuitry (not shown) and to include the element 100 in an array of memory element, and include such an array in an integrated circuit or processor system, e.g., processor system 600 described below in connection with FIG. 6.



FIG. 4 illustrates a memory element 400 according to another exemplary embodiment of the invention. In the illustrated memory element 400, the chalcogenide material (or germanium), tin-chalcogenide, and optional metal layers 120 (120a, 120b, 120c, 120d, 120e), 121, 141, 142, 142, and electrode 124 are formed in a via 128. The via 128 is formed in an insulating layer 114 over a combined address line and electrode structure 112/116. Layers 120 (120a, 120b, 120c, 120d, 120e), 121, 141, 142, 142, as well as the second electrode 124, are conformally deposited over the insulating layer 114 and within the via 128. Layers 120, 121, 141, 142, 142, and electrode 124 are patterned to define a stack over the via 128, which is etched to form the completed memory element 400. Alternatively, a first electrode 116 that is separate from the underlying address line 112 can be used. Such a separate electrode 116 can be formed in the via 128 prior to the formation of layers 120, 121, 141, 142, 142.



FIG. 5 illustrates a memory element 500 according to another exemplary embodiment of the invention. The memory element 500 is similar to the memory element 100, except that the threshold device 120 and optional conductive layer 121 are formed over the memory portion 140. The element 500 can be formed as described above in connection with FIGS. 3A-3D, except that the layers 141, 142, 143, 121, 120 (120a, 120b, 120c, 120d, 120e) are formed in a different order to achieve the structure shown in FIG. 5.


The embodiments described above refer to the formation of only a few possible resistance variable memory element structures in accordance with the invention, which may be part of a memory array. It must be understood, however, that the invention contemplates the formation of other memory structures within the spirit of the invention, which can be fabricated as a memory array and operated with memory element access circuits.



FIG. 6 illustrates a processor system 600 that includes a memory circuit 648, e.g., a memory device, including a memory array 601, which employs resistance variable memory elements (e.g., elements 100, 400, and/or 500) according to the invention. The processor system 600, which can be, for example, a computer system, generally comprises a central processing unit (CPU) 644, such as a microprocessor, a digital signal processor, or other programmable digital logic devices, which communicates with an input/output (I/O) device 646 over a bus 652. The memory circuit 648 communicates with the CPU 644 over bus 652 typically through a memory controller.


In the case of a computer system, the processor system 600 may include peripheral devices such as a floppy disk drive 654 and a compact disc (CD) ROM drive 656, which also communicate with CPU 644 over the bus 652. Memory circuit 648 is preferably constructed as an integrated circuit, which includes one or more resistance variable memory elements, e.g., elements 100 (FIG. 1). If desired, the memory circuit 648 may be combined with the processor, for example CPU 644, in a single integrated circuit.


The above description and drawings are only to be considered illustrative of exemplary embodiments, which achieve the features and advantages of the present invention. Modification and substitutions to specific process conditions and structures can be made without departing from the spirit and scope of the present invention. Accordingly, the invention is not to be considered as being limited by the foregoing description and drawings, but is only limited by the scope of the appended claims.

Claims
  • 1. A memory element comprising: a first electrode;a second electrode;a memory portion between the first electrode and the second electrode, the memory portion comprising at least one layer of resistance variable material; anda threshold device between the first electrode and the second electrode and being connected to the memory portion, the threshold device configured to switch from a high resistance state to a low resistance state upon application of a voltage and, when the voltage is removed, to re-assume the high resistance state, the threshold device configured to switch in response to both negative and positive applied voltages across the first and second electrodes.
  • 2. The memory element of claim 1, wherein the threshold device has a first threshold voltage in response to a positive voltage and a second threshold voltage in response to a negative voltage, and wherein a magnitude of the first threshold voltage is different than a magnitude of the second threshold voltage.
  • 3. The memory element of claim 1, wherein the threshold device comprises a plurality of layers.
  • 4. A memory element comprising: a first electrode;a second electrode;a memory portion between the first electrode and the second electrode, the memory portion comprising at least one layer of resistance variable material; anda threshold device between the first electrode and the second electrode and being connected to the memory portion, the threshold device configured to switch from a high resistance state to a low resistance state upon application of a voltage and, when the voltage is removed, to re-assume the high resistance state, the threshold device comprising: first, second and third layers of germanium selenide;a layer of tin selenide between the first and second germanium selenide layers; anda copper layer between the second and third germanium selenide layers.
  • 5. The memory element of claim 4, wherein at least one of the germanium selenide layers comprises Ge60Se40.
  • 6. The memory element of claim 1, wherein the memory portion comprises a chalcogenide material layer.
  • 7. The memory element of claim 1, further comprising a conductive layer between the memory portion and the threshold device.
  • 8. The memory element of claim 7, wherein the conductive layer comprises tungsten.
  • 9. The memory element of claim 4, wherein the memory portion is over the threshold device.
  • 10. The memory element of claim 4, wherein the threshold device is over the memory portion.
  • 11. The memory element of claim 1, wherein at least one of the first and second electrodes comprises tungsten.
  • 12. The memory element of claim 4, wherein the memory portion and threshold device are provided within a via in an insulating layer.
  • 13. A memory device, comprising: an array of memory elements, at least one memory element comprising:a memory portion for storing at least one bit of data based on two resistance states; anda threshold device connected in series with the memory portion, the threshold device configured to switch in response to both negative and positive applied voltages.
  • 14. The memory device of claim 13, wherein the threshold device has a first threshold voltage in response to a positive voltage and a second threshold voltage in response to a negative voltage, and wherein a magnitude of the first threshold voltage is different than a magnitude of the second threshold voltage.
  • 15. The memory device of claim 13, wherein the threshold device is further configured to switch from a high resistance state to a low resistance state upon application of the positive or negative voltage and, when the voltage is removed, to re-assume the high resistance state.
  • 16. The memory device of claim 13, further comprising first and second electrodes, wherein the memory portion and the threshold device are between the first and second electrodes.
  • 17. The memory device of claim 16, wherein the threshold device comprises: first, second and third layers of germanium selenide;a layer of tin selenide between the first and second germanium selenide layers; anda copper layer between the second and third germanium selenide layers.
  • 18. The memory device of claim 17, wherein at least one of the germanium selenide layers comprises Ge60Se40.
  • 19. The memory device of claim 16, wherein the memory portion comprises a chalcogenide material layer.
  • 20. The memory device of claim 16, further comprising a conductive layer between the memory portion and the threshold device.
  • 21. The memory device of claim 20, wherein the conductive layer comprises tungsten.
  • 22. The memory device of claim 16, wherein the memory portion is over the threshold device.
  • 23. The memory device of claim 16, wherein the threshold device is over the memory portion.
  • 24. A memory array, comprising: a plurality of memory elements over a substrate, each memory element comprising:a first electrode;a second electrode;a memory portion between the first electrode and the second electrode, the memory portion comprising at least one layer of resistance variable material; anda threshold device between the first electrode and the second electrode, the threshold device comprising:first, second and third layers of germanium selenide;a layer of tin selenide between the first and second germanium selenide layers; anda copper layer between the second and third germanium selenide layers.
  • 25. The memory array of claim 24, wherein at least one of the germanium selenide layers comprises Ge60Se40.
  • 26. The memory array of claim 24, wherein the memory portion comprises a chalcogenide material layer.
  • 27. The memory array of claim 24, further comprising a conductive layer between the memory portion and the threshold device.
  • 28. The memory array of claim 27, wherein the conductive layer comprises tungsten.
  • 29. The memory array of claim 24, wherein the memory portion is over the threshold device.
  • 30. The memory array of claim 24, wherein the threshold device is over the memory portion.
  • 31. A processor system, comprising: a processor; anda memory device coupled to the processor, the memory device comprising:a first electrode;a second electrode;a memory portion between the first electrode and the second electrode, the memory portion comprising at least one layer of resistance variable material; anda threshold device between the first electrode and the second electrode and being connected to the memory portion, the threshold device configured to switch from a high resistance state to a low resistance state upon application of a voltage and, when the voltage is removed, to re-assume the high resistance state, the threshold device configured to switch in response to both negative and positive applied voltages across the first and second electrodes.
  • 32. The system of claim 31, wherein the threshold device has a first threshold voltage in response to a positive voltage and a second threshold voltage in response to a negative voltage, and wherein a magnitude of the first threshold voltage is different than a magnitude of the second threshold voltage.
  • 33. A processor system, comprising: a processor; anda memory device coupled to the processor, the memory device comprising:a first electrode;a second electrode;a memory portion between the first electrode and the second electrode, the memory portion comprising at least one layer of resistance variable material; anda threshold device between the first electrode and the second electrode and being connected to the memory portion, the threshold device configured to switch from a high resistance state to a low resistance state upon application of a voltage and, when the voltage is removed, to re-assume the high resistance state, the threshold device comprising: first, second and third layers of germanium selenide;a layer of tin selenide between the first and second germanium selenide layers; anda copper layer between the second and third germanium selenide layers.
  • 34. The system of claim 31, wherein the memory portion comprises a chalcogenide material layer.
  • 35. The system of claim 34, further comprising a conductive layer between the memory portion and the threshold device.
  • 36. The system of claim 31, wherein the conductive layer comprises tungsten.
  • 37. The system of claim 31, wherein the memory portion is over the threshold device.
  • 38. The system of claim 31, wherein the threshold device is over the memory portion.
US Referenced Citations (215)
Number Name Date Kind
3271591 Ovshinsky Sep 1966 A
3622319 Sharp Nov 1971 A
3743847 Boland Jul 1973 A
3961314 Klose et al. Jun 1976 A
3966317 Wacks et al. Jun 1976 A
3983542 Ovshinsky Sep 1976 A
3988720 Ovshinsky Oct 1976 A
4177474 Ovshinsky Dec 1979 A
4267261 Hallman et al. May 1981 A
4269935 Masters et al. May 1981 A
4312938 Drexler et al. Jan 1982 A
4316946 Masters et al. Feb 1982 A
4320191 Yoshikawa et al. Mar 1982 A
4405710 Balasubramanyam et al. Sep 1983 A
4419421 Wichelhaus et al. Dec 1983 A
4499557 Holmberg et al. Feb 1985 A
4597162 Johnson et al. Jul 1986 A
4608296 Keem et al. Aug 1986 A
4637895 Ovshinsky et al. Jan 1987 A
4646266 Ovshinsky et al. Feb 1987 A
4664939 Ovshinsky May 1987 A
4668968 Ovshinsky et al. May 1987 A
4670763 Ovshinsky et al. Jun 1987 A
4671618 Wu et al. Jun 1987 A
4673957 Ovshinsky et al. Jun 1987 A
4678679 Ovshinsky Jul 1987 A
4696758 Ovshinsky et al. Sep 1987 A
4698234 Ovshinsky et al. Oct 1987 A
4710899 Young et al. Dec 1987 A
4728406 Banerjee et al. Mar 1988 A
4737379 Hudgens et al. Apr 1988 A
4766471 Ovshinsky et al. Aug 1988 A
4769338 Ovshinsky et al. Sep 1988 A
4775425 Guha et al. Oct 1988 A
4788594 Ovshinsky et al. Nov 1988 A
4795657 Formigoni et al. Jan 1989 A
4800526 Lewis Jan 1989 A
4809044 Pryor et al. Feb 1989 A
4818717 Johnson et al. Apr 1989 A
4843443 Ovshinsky et al. Jun 1989 A
4845533 Pryor et al. Jul 1989 A
4847674 Sliwa et al. Jul 1989 A
4853785 Ovshinsky et al. Aug 1989 A
4891330 Guha et al. Jan 1990 A
5128099 Strand et al. Jul 1992 A
5159661 Ovshinsky et al. Oct 1992 A
5166758 Ovshinsky et al. Nov 1992 A
5177567 Klersy et al. Jan 1993 A
5219788 Abernathey et al. Jun 1993 A
5238862 Blalock et al. Aug 1993 A
5272359 Nagasubramanian et al. Dec 1993 A
5296716 Ovshinsky et al. Mar 1994 A
5314772 Kozicki et al. May 1994 A
5315131 Kishimoto et al. May 1994 A
5335219 Ovshinsky et al. Aug 1994 A
5341328 Ovshinsky et al. Aug 1994 A
5350484 Gardner et al. Sep 1994 A
5359205 Ovshinsky Oct 1994 A
5360981 Owen et al. Nov 1994 A
5406509 Ovshinsky et al. Apr 1995 A
5414271 Ovshinsky et al. May 1995 A
5500532 Kozicki Mar 1996 A
5512328 Yoshimura et al. Apr 1996 A
5512773 Wolf et al. Apr 1996 A
5534711 Ovshinsky et al. Jul 1996 A
5534712 Ovshinsky et al. Jul 1996 A
5536947 Klersy et al. Jul 1996 A
5543737 Ovshinsky Aug 1996 A
5591501 Ovshinsky et al. Jan 1997 A
5596522 Ovshinsky et al. Jan 1997 A
5687112 Ovshinsky Nov 1997 A
5694054 Ovshinsky et al. Dec 1997 A
5714768 Ovshinsky et al. Feb 1998 A
5726083 Takaishi Mar 1998 A
5751012 Wolstenholme et al. May 1998 A
5761115 Kozicki et al. Jun 1998 A
5789277 Zahorik et al. Aug 1998 A
5814527 Wolstenholme et al. Sep 1998 A
5818749 Harshfield Oct 1998 A
5825046 Czubatyj et al. Oct 1998 A
5841150 Gonzalez et al. Nov 1998 A
5846889 Harbison et al. Dec 1998 A
5851882 Harshfield Dec 1998 A
5869843 Harshfield Feb 1999 A
5896312 Kozicki et al. Apr 1999 A
5912839 Ovshinsky et al. Jun 1999 A
5914893 Kozicki et al. Jun 1999 A
5920788 Reinberg Jul 1999 A
5933365 Klersy et al. Aug 1999 A
5998066 Block et al. Dec 1999 A
6011757 Ovshinsky Jan 2000 A
6031287 Harshfield Feb 2000 A
6072716 Jacobson et al. Jun 2000 A
6077729 Harshfield Jun 2000 A
6084796 Kozicki et al. Jul 2000 A
6087674 Ovshinsky et al. Jul 2000 A
6117720 Harshfield Sep 2000 A
6141241 Ovshinsky et al. Oct 2000 A
6143604 Chiang et al. Nov 2000 A
6177338 Liaw et al. Jan 2001 B1
6236059 Wolstenholme et al. May 2001 B1
RE37259 Ovshinsky Jul 2001 E
6297170 Gabriel et al. Oct 2001 B1
6300684 Gonzalez et al. Oct 2001 B1
6316784 Zahorik et al. Nov 2001 B1
6329606 Freyman et al. Dec 2001 B1
6339544 Chiang et al. Jan 2002 B1
6348365 Moore et al. Feb 2002 B1
6350679 McDaniel et al. Feb 2002 B1
6376284 Gonzalez et al. Apr 2002 B1
6388324 Kozicki May 2002 B2
6391688 Gonzalez et al. May 2002 B1
6404665 Lowrey et al. Jun 2002 B1
6414376 Thakur et al. Jul 2002 B1
6418049 Kozicki et al. Jul 2002 B1
6420725 Harshfield Jul 2002 B1
6423628 Li et al. Jul 2002 B1
6429064 Wicker Aug 2002 B1
6437383 Xu Aug 2002 B1
6440837 Harshfield Aug 2002 B1
6462984 Xu et al. Oct 2002 B1
6469364 Kozicki Oct 2002 B1
6473332 Ignatiev et al. Oct 2002 B1
6480438 Park Nov 2002 B1
6487106 Kozicki Nov 2002 B1
6487113 Park et al. Nov 2002 B1
6501111 Lowrey Dec 2002 B1
6507061 Hudgens et al. Jan 2003 B1
6511862 Hudgens et al. Jan 2003 B2
6511867 Lowrey et al. Jan 2003 B2
6512241 Lai Jan 2003 B1
6514805 Xu et al. Feb 2003 B2
6531373 Gill et al. Mar 2003 B2
6534781 Dennison Mar 2003 B2
6545287 Chiang Apr 2003 B2
6545907 Lowrey et al. Apr 2003 B1
6555860 Lowrey et al. Apr 2003 B2
6563164 Lowrey et al. May 2003 B2
6566700 Xu May 2003 B2
6567293 Lowrey et al. May 2003 B1
6569705 Chiang et al. May 2003 B2
6570784 Lowrey May 2003 B2
6576921 Lowrey Jun 2003 B2
6586761 Lowrey Jul 2003 B2
6589714 Maimon et al. Jul 2003 B2
6590807 Lowrey Jul 2003 B2
6593176 Dennison Jul 2003 B2
6597009 Wicker Jul 2003 B2
6605527 Dennison et al. Aug 2003 B2
6613604 Maimon et al. Sep 2003 B2
6621095 Chiang et al. Sep 2003 B2
6625054 Lowrey et al. Sep 2003 B2
6642102 Xu Nov 2003 B2
6646297 Dennison Nov 2003 B2
6649928 Dennison Nov 2003 B2
6667900 Lowrey et al. Dec 2003 B2
6671710 Ovshinsky et al. Dec 2003 B2
6673648 Lowrey Jan 2004 B2
6673700 Dennison et al. Jan 2004 B2
6674115 Hudgens et al. Jan 2004 B2
6687153 Lowrey Feb 2004 B2
6687427 Ramalingam et al. Feb 2004 B2
6690026 Peterson Feb 2004 B2
6696355 Dennison Feb 2004 B2
6707712 Lowery Mar 2004 B2
6714954 Ovshinsky et al. Mar 2004 B2
6937528 Hush et al. Aug 2005 B2
20020000666 Kozicki et al. Jan 2002 A1
20020072188 Gilton Jun 2002 A1
20020106849 Moore Aug 2002 A1
20020123169 Moore et al. Sep 2002 A1
20020123170 Moore et al. Sep 2002 A1
20020123248 Moore et al. Sep 2002 A1
20020127886 Moore et al. Sep 2002 A1
20020132417 Li Sep 2002 A1
20020160551 Harshfield Oct 2002 A1
20020163828 Krieger et al. Nov 2002 A1
20020168820 Kozicki Nov 2002 A1
20020168852 Kozicki Nov 2002 A1
20020190289 Harshfield et al. Dec 2002 A1
20020190350 Kozicki et al. Dec 2002 A1
20030001229 Moore et al. Jan 2003 A1
20030027416 Moore Feb 2003 A1
20030032254 Gilton Feb 2003 A1
20030035314 Kozicki Feb 2003 A1
20030035315 Kozicki Feb 2003 A1
20030038301 Moore Feb 2003 A1
20030043631 Gilton et al. Mar 2003 A1
20030045049 Campbell et al. Mar 2003 A1
20030045054 Campbell et al. Mar 2003 A1
20030047765 Campbell Mar 2003 A1
20030047772 Li Mar 2003 A1
20030047773 Li Mar 2003 A1
20030048519 Kozicki Mar 2003 A1
20030048744 Ovshinsky et al. Mar 2003 A1
20030049912 Campbell et al. Mar 2003 A1
20030068861 Li et al. Apr 2003 A1
20030068862 Li et al. Apr 2003 A1
20030095426 Hush et al. May 2003 A1
20030096497 Moore et al. May 2003 A1
20030107105 Kozicki Jun 2003 A1
20030117831 Hush Jun 2003 A1
20030128612 Moore et al. Jul 2003 A1
20030137869 Kozicki Jul 2003 A1
20030143782 Gilton et al. Jul 2003 A1
20030155589 Campbell et al. Aug 2003 A1
20030155606 Campbell et al. Aug 2003 A1
20030156447 Kozicki Aug 2003 A1
20030156463 Casper et al. Aug 2003 A1
20030209728 Kozicki et al. Nov 2003 A1
20030209971 Kozicki et al. Nov 2003 A1
20030210564 Kozicki et al. Nov 2003 A1
20030212724 Ovshinsky et al. Nov 2003 A1
20030212725 Ovshinsky et al. Nov 2003 A1
20040035401 Ramachandran et al. Feb 2004 A1
Foreign Referenced Citations (5)
Number Date Country
5-6126916 Oct 1981 JP
WO9748032 Dec 1997 WO
WO9928914 Jun 1999 WO
WO 0048196 Aug 2000 WO
WO 0221542 Mar 2002 WO
Related Publications (1)
Number Date Country
20070047297 A1 Mar 2007 US