The present disclosure relates to resistive memory cells, e.g., conductive bridging random access memory (CBRAM) or resistive random-access memory (ReRAM) cells, having a reduced area for the formation of conductive paths (e.g., conductive filaments or vacancy chains).
Resistive memory cells, such as conductive bridging memory (CBRAM) and resistive RAM (ReRAM) cells are a new type of non-volatile memory cells that provide scaling and cost advantages over conventional Flash memory cells. A CBRAM is based on the physical re-location of ions within a solid electrolyte. A CBRAM memory call can be made of two solid metal electrodes, one relatively inert (e.g., tungsten) the other electrochemically active (e.g., silver or copper), with a thin film of the electrolyte between them. The fundamental idea of a CBRAM cell is to create programmable conducting filaments, formed by either single or very few nanometer-scale ions across a normally non-conducting film through the application of a bias voltage across the non-conducting film. The non-conducting film is referred to as the electrolyte since it creates the filament through an oxidation/reduction process much like in a battery. In a ReRAM cell the conduction is through creation of a vacancy chain in an insulator. The creation of the filament/vacancy-chain creates an on-state (high conduction between the electrodes), while the dissolution of the filament/vacancy-chain is by applying a similar polarity with Joule heating current or an opposite polarity but at smaller currents to revert the electrolyte/insulator back to its nonconductive off-state.
A wide range of materials have been demonstrated for possible use in resistive memory cells, both for the electrolyte and the electrodes. One example is the Cu/SiOx based cell in which the Cu is the active metal-source electrode and the SiOx is the electrolyte.
One common problem facing resistive memory cells is the on-state retention, i.e., the ability of the conductive path (filament or vacancy chain) to be stable, especially at the elevated temperatures that the memory parts would typically be qualified to (85 C/125 C).
As used herein, “conductive path” refers a conductive filament (e.g., in a CBRAM cell), vacancy chain (e.g., in an oxygen vacancy based ReRAM cell), or any other type of conductive path for connecting the bottom and top electrodes of a non-volatile memory cell (typically through an electrolyte layer or region arranged between the bottom and top electrodes). As used herein the “electrolyte layer” or “electrolyte region” refers to an electrolyte/insulator/memory layer or region between the bottom and top electrodes through which the conductive path propagates.
Some embodiments provide resistive memory cells, e.g., CBRAM or ReRAM cells, that focus the electric field more precisely than in known cells, which may provide more consistent filament formation, thus improving the consistency of programming voltage and cell predictability. For example, some embodiments provide techniques for achieving a highly focused electric field emanating from the bottom electrode of the cell. In some embodiments, the effective cross-sectional area, or “confinement zone,” of the bottom electrode may be reduced in comparison to known resistive memory cells. For example, the confinement zone may be reduced to less than 1,000 nm2, less than 100 nm2, less than 10 nm2, or even less than 1 nm2.
According to one embodiment, a method of forming a resistive memory cell, e.g., a CBRAM or ReRAM, may include forming a bottom electrode layer, oxidizing an exposed region of the bottom electrode layer to form an oxide region, removing a region of the bottom electrode layer proximate the oxide region, thereby forming a bottom electrode having a pointed tip region adjacent the oxide region, and forming an electrolyte region and top electrode over at least a portion of the bottom electrode and oxide region, such that the electrolyte region is arranged between the pointed tip region of the bottom electrode and the top electrode, and provides a path for conductive filament or vacancy chain formation from the pointed tip region of the bottom electrode to the top electrode when a voltage bias is applied to the memory cell
According to another embodiment, a method of forming an array of cells, e.g., CBRAM or ReRAM cells, may include: forming a bottom electrode layer on a substrate; oxidizing a plurality of exposed regions of the bottom electrode layer to form a plurality of oxide regions spaced apart from each other; removing regions of the bottom electrode layer between adjacent oxide regions, thereby forming a plurality of bottom electrodes, each bottom electrode having a respective oxide region at an upper side of the bottom electrode and at least one pointed tip region adjacent the respective oxide region; forming an electrolyte layer and a top electrode layer over the plurality of bottom electrodes and respective oxide regions; and removing portions of the electrolyte layer and a top electrode layer to form an electrolyte region and a top electrode on each bottom electrode and respective oxide region, thereby forming an array of cells, each cell including a respective bottom electrode, a respective oxide region, a respective electrolyte region, and a respective top electrode; wherein, for each cell, the respective electrolyte region is arranged between the pointed tip region of the respective bottom electrode and the respective top electrode, thereby providing a path for the formation of at least one conductive filament or vacancy chain from the pointed tip region of the respective bottom electrode to the respective top electrode through the respective electrolyte region.
Example embodiments are discussed below with reference to the drawings, in which:
Next, as shown in
The patterning and etching processes of
Next, as shown in
Next, as shown in
In addition, the lateral edges of the etch may be selected with respect to the lateral or outer perimeter edge or extent of each oxide region 110. For example, with reference to
Returning to
The pointed tip region 114 may extend partially or fully around the lateral perimeter of the bottom electrode 102A (e.g., a circular, oval, or rectangular perimeter). In some embodiments, the lateral perimeter of the bottom electrode 102A defines a plurality of sides (e.g., a rectangular perimeter defining four sides), and the pointed tip region 114 extends along one, two, three, or more of the perimeter sides.
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
The structure of cells 140, including the pointed tip region 114, may provide a relatively small, or confined, effective filament formation area AFF, or confinement zone. For example, the effective filament formation area AFF, measured in a plane generally perpendicular to the direction of filament propagation, may be less than 1,000 nm2. In some embodiments, the effective filament formation area AFF is less than 100 nm2. In particular embodiments, the effective filament formation area AFF is less than 10 nm2, or even less than 1 nm2. This reduced confinement zone may provide resistive memory cells (e.g., CBRAM or ReRAM cells) with more predictable and reliable filament formation, as compared with cells having a larger confinement zone. This may provide one or more of the following benefits: lower erase current, narrower distribution of low-resistance state (LRS), higher on/off ratio (HRS/LRS), and improved failure rates.
Top electrodes 122A may be connected in or to any suitable circuitry using any suitable contact scheme. For example,
In addition, it should be understood that each bottom electrode 102A may be contacted (e.g., for connection to a wordline or bitline) in any suitable or conventional manner. For example, each bottom electrode 102A may be contacted from above by dropping down a contact that is recessed or offset from the memory films. As another example, each bottom electrode 102A may be contacted from below by depositing the bottom electrode layer 102 directly on a salicided active silicon region and then making contact to the active region at the end of a line of bits.
Although the disclosed embodiments are described in detail in the present disclosure, it should be understood that various changes, substitutions and alterations can be made to the embodiments without departing from their spirit and scope.
Number | Name | Date | Kind |
---|---|---|---|
5790455 | Caywood | Aug 1998 | A |
5962872 | Zhang et al. | Oct 1999 | A |
5986931 | Caywood | Nov 1999 | A |
6031287 | Harshfield et al. | Feb 2000 | A |
6147395 | Gilgen | Nov 2000 | A |
6436611 | Lee | Aug 2002 | B1 |
20020036931 | Lowrey et al. | Mar 2002 | A1 |
20020039306 | Lowrey | Apr 2002 | A1 |
20040192009 | Belyansky et al. | Sep 2004 | A1 |
20050029505 | Lowrey | Feb 2005 | A1 |
20060006443 | Lowrey et al. | Jan 2006 | A1 |
20060097238 | Breuil et al. | May 2006 | A1 |
20070097738 | Asano et al. | May 2007 | A1 |
20070267618 | Zaidi et al. | Nov 2007 | A1 |
20080012079 | Zaidi | Jan 2008 | A1 |
20090017591 | Cervin-Lawry et al. | Jan 2009 | A1 |
20090026438 | Lin | Jan 2009 | A1 |
20090096568 | Hosoi et al. | Apr 2009 | A1 |
20090200640 | Hosoi et al. | Aug 2009 | A1 |
20100019218 | Chung | Jan 2010 | A1 |
20100084741 | Andres et al. | Apr 2010 | A1 |
20100163829 | Wang et al. | Jul 2010 | A1 |
20100193762 | Hsieh et al. | Aug 2010 | A1 |
20100252798 | Sumino | Oct 2010 | A1 |
20100264396 | Lung et al. | Oct 2010 | A1 |
20110147694 | Song et al. | Jun 2011 | A1 |
20110180775 | Lin et al. | Jul 2011 | A1 |
20110291064 | Marsh et al. | Dec 2011 | A1 |
20120294065 | Hong et al. | Nov 2012 | A1 |
20120313071 | Gopalan | Dec 2012 | A1 |
20120319072 | Wei et al. | Dec 2012 | A1 |
20130001501 | Sills | Jan 2013 | A1 |
20130112936 | Wei et al. | May 2013 | A1 |
20130214234 | Gopalan et al. | Aug 2013 | A1 |
20130252431 | Chen et al. | Sep 2013 | A1 |
20130336046 | Oh | Dec 2013 | A1 |
Number | Date | Country |
---|---|---|
102130145 | Jul 2011 | CN |
102007049786 | Apr 2009 | DE |
1355365 | Oct 2003 | EP |
2202816 | Jun 2010 | EP |
2267775 | Dec 2010 | EP |
2339585 | Jun 2011 | EP |
2012057772 | May 2012 | WO |
2012167286 | Dec 2012 | WO |
2014164015 | Oct 2014 | WO |
Entry |
---|
International Search Report and Written Opinion, Application No. PCT/US2014/020188, 10 pages, May 13, 2014. |
International Search Report and Written Opinion, Application No. PCT/US2014/022194, 11 pages, May 16, 2014. |
International Search Report and Written Opinion, Application No. PCT/US2014/019868, 10 pages, Jun. 5, 2014. |
International Search Report and Written Opinion, Application No. PCT/US2014/019906, 12 pages, Jul. 2, 2014. |
Kozicki, M., “Nanoscale Memory Elements Based on Solid-State Electrolytes,” IEEE Transactions on Nano Technology, vol. 4, No. 3, 8 pages, May 2005. |
Chen, A., “Non-Volatile Resistive Switching for Advanced Memory Applications,” IEDM Technical Digest, 4 pages, 2005. |
Balakrishnan, M. et al., “A Low Power Non-Volatile Memory Element Based on Copper in Deposited Silicon Oxide,” Non-Volatile Memory Technology Symposium, 7 pages, 2006. |
Schindler, C. et al., “Bipolar and Unipolar Resistive Switching in CU-Doped SiO2,” IEEE Transactions on Electron Devices, vol. 54, No. 10, 7 pages, 2007. |
Chen, A., “Ionic Memories: Status and Challenges,” Non-Volatile Memory Technology Symposium, 5 pages, 2008. |
Valov, I. et al., “Electrochemical Metallization Memories—Fundamentals, Applications, Prospects,” Nanotechnology, vol. 22, No. 25, 22 pages, Jun. 24, 2011. |
Jou, S. et al., “Resistance Switching Properties in Cu/Cu—SiO2/TaN Device,” Proceeding World Congress on Engineering, vol. 2, 4 pages, Jul. 6, 2011. |
Yang, L. et al., “Linear Scaling of Reset Current Down to 22-nm Node for a Novel CuxSiyO RRAM,” IEEE Electron Device Letters, vol. 33, No. 1, 3 pages, 2012. |
U.S. Non-Final Office Action, U.S. Appl. No. 14/184,177, 12 pages, Jun. 19, 2015. |
U.S. Non-Final Office Action, U.S. Appl. No. 14/183,792, 23 pages, Jul. 8, 2015. |
U.S. Non-Final Office Action, U.S. Appl. No. 14/183,674, 26 pages, Jul. 8, 2015. |
U.S. Non-Final Office Action, U.S. Appl. No. 14/183,831, 18 pages, Jul. 9, 2015. |
U.S. Non-Final Office Action, U.S. Appl. No. 14/183,738, 26 pages, Jul. 16, 2015. |
U.S. Non-Final Office Action, U.S. Appl. No. 14/183,953, 27 pages, Jul. 31, 2015. |
U.S. Final Office Action, U.S. Appl. No. 14/184,331, 10 pages, Nov. 12, 2015. |
International Search Report and Written Opinion, Application No. PCT/US2015/016259, 16 pages, May 6, 2015. |
International Search Report and Written Opinion, Application No. PCT/US2015/016244, 11 pages, May 7, 2015. |
International Search Report and Written Opinion, Application No. PCT/US2015/016268, 9 pages, May 4, 2015. |
International Search Report and Written Opinion, Application No. PCT/US2015/016321, 11 pages, Jul. 14, 2015. |
U.S. Final Office Action, U.S. Appl. No. 14/184,034, 29 pages, Dec. 15, 2015. |
International Search Report and Written Opinion, Application No. PCT/US2015/016334, 11 pages, Dec. 7, 2015. |
U.S. Final Office Action, U.S. Appl. No. 14/183,831, 13 pages, Feb. 2, 2016. |
Number | Date | Country | |
---|---|---|---|
20150236258 A1 | Aug 2015 | US |