Claims
- 1. A wafer-in-process comprising:a first dielectric layer having at least one opening extending therethrough in which is positioned conductive material; a hard mask layer overlaying said first dielectric layer and contacting said conductive material; a second dielectric layer overlaying said hard mask layer, said second dielectric layer including at least one via extending through said hard mask layer to said conductive material; and photoresist material positioned only at a lower portion of said via and covering said conductive material, said photoresist material serving to protect said conductive material and said hard mask layer during steps of fabricating said wafer-in-process.
- 2. The wafer-in-process of claim 1, wherein said photoresist material extends above said hard mask layer in said via.
- 3. The wafer-in-process of claim 2, wherein said hard mask layer comprises silicon nitride.
- 4. The wafer-in-process of claim 3, wherein said first dielectric layer includes a plurality of openings, each said opening having conductive material therein, and said second dielectric layer includes a plurality of vias, each said via extending to a corresponding said opening.
- 5. A wafer-in-process comprising:a first dielectric layer having at least one opening extending therethrough in which is positioned conductive material; a hard mask layer overlaying said first dielectric layer; a second dielectric layer overlaying said hard mask layer, said second dielectric layer including at least one via extending through said hard mask layer to said conductive material; and photoresist material positioned only at a lower portion of said via and covering said conductive material and extending at a level higher than said hard mask layer, said photoresist material serving to protect said conductive material and said hard mask layer during steps of fabricating said wafer-in-process.
- 6. The wafer-in-process of claim 5, wherein said hard mask layer comprises silicon nitride.
- 7. The wafer-in-process of claim 5, wherein said first dielectric layer includes a plurality of openings, each said opening having conductive material therein.
- 8. The wafer-in-process of claim 7, wherein said second dielectric layer includes a plurality of vias, each said via extending to a respective one of said plurality of openings.
Parent Case Info
This application is a divisional of application Ser. No. 09/494,546 filed Jan. 31, 2000, the entirety of which is incorporated herein by reference.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
5702982 |
Lee et al. |
Dec 1997 |
A |
5989997 |
Lin et al. |
Nov 1999 |
A |
6323123 |
Liu et al. |
Nov 2001 |
B1 |
6350695 |
Tae et al. |
Feb 2002 |
B1 |
6406995 |
Hussein et al. |
Jun 2002 |
B1 |