(1) Field of the Invention
The present invention relates to methods used to fabricate semiconductor devices, and more specifically to a method of forming self-aligned metal silicide (SALICDE) regions for complimentary metal oxide semiconductor (CMOS) devices.
(2) Description of Prior Art
To continually enhance semiconductor device performance sub-90 nm metal oxide semiconductor field effect transistor (MOSFET) devices are now being fabricated. Advances in specific semiconductor fabrication disciplines such as photolithography and dry etching have allowed sub-90 nm MOSFET devices featuring narrow channel lengths to be routinely obtained. However in addition to breakthroughs in process disciplines sub-90 nm devices are also being fabricated using materials such as high dielectric constant (high k) gate insulator layers as well as metal gate structures, which offer enhanced performance when compared to conventional counterparts such as silicon dioxide gate insulator layers and polysilicon gate structures. High k layers allow electrically thinner gate insulator layers to be employed with a reduced risk of leakage when compared to silicon dioxide gate insulator counterparts, while metal gate structures help to reduce gate dielectric thickness by avoiding depletion effects present in polysilicon gates and offer decreased word line resistance when compared to more resistive polysilicon gate structures. To decrease word line resistance metal silicide regions are formed on the polysilicon gate structures, however this composite still does not reduce word line resistance to a level comparable to metal gate structures.
The use of metal gate structures can however add process complexity specifically when the metal gate structure is subjected to a salicide procedure which is used to form metal silicide on source/drain regions of a MOSFET or of a CMOS device. The salicide process results in the formation of metal silicide on source/drain regions after metal deposition and annealing procedures, while leaving unreacted metal on the surface of insulator layers such as sidewall insulator spacers located on the sides of the gate structure. Selective removal of unreacted metal via wet etch procedures can however result in unwanted removal or attack of an exposed metal gate structure, resulting in decreased word line resistance.
The present invention will teach a process sequence in which salicide processing is successfully coupled with metal gate structures, without degradation of the metal gate structure during wet etch procedures used to selectively remove unreacted metal from the surface of the sidewall insulator spacers. Prior art such as Besser et al in U.S. Pat. No. 6,436,840 B1, Besser et al in U.S. Pat. No. 6,440,868 B1, as well as Gardner et al in U.S. Pat. No. 6,326,251 B1, describe process sequences in which metal silicide is formed on MOSFET devices comprised with metal gate structures, however these prior art describe process sequences more complex and costly than the simplified process offered in the present invention. In addition prior art such as Nguyen et al in U.S. Pat. No. 6,084,279, and Lin et al in U.S. Pat. No. 6,475,908 B1, describe MOSFET devices featuring metal gate structures however without integration of metal silicide regions. None of the above prior art however describe the unique process sequence offered in the present invention in which a salicide procedure is integrated with metal gate structures in a simplified process sequence and without damage to the metal gate structure during selective removal of unreacted metal.
It is an object of this invention to form a MOSFET or CMOS device featuring a metal gate structure on a high k gate insulator layer.
It is another object of this invention to form self -aligned metal silicide regions on both source/drain regions as well as on the top of the metal gate structure.
It is still another object of this invention to employ a thin amorphous silicon region on the top surface of the metal gate structure prior to the salicide procedure to provide a component for formation of a metal silicide shape on the metal gate structure, wherein the overlying metal silicide shape will then subsequently provide protection of the underlying metal gate structure during the wet etch selective removal of unreacted metal.
In accordance with the present invention a method of forming metal silicide regions for a MOSFET device featuring a metal gate structure, is described. After formation of a high k gate insulator layer on a semiconductor substrate, a metal layer is deposited followed by the deposition of a thin amorphous silicon layer. Photolithographic and anisotropic dry etch procedures are used to form a metal gate structure with an overlying amorphous silicon shape, on the high k gate insulator layer. After formation of a lightly doped source/drain (LDD) region in an area of the semiconductor substrate not covered by the metal gate structure, composite insulator spacers are formed only on the sides of the metal gate structure and on the sides of the overlying amorphous silicon shape. After formation of a heavily doped region in an area of the semiconductor substrate not covered by the metal gate structure or by the composite insulator spacers, a blanket metal layer is deposited. An anneal procedure is next employed resulting in formation of metal silicide on the heavily doped source/drain region. The combination of metal on the exposed top surface of the amorphous silicon shape also results in formation of metal silicide on the metal gate structure, while portions of the metal layer located on the composite insulator spacers remain unreacted. Wet etch procedures are used to selectively remove the unreacted portions of metal from the surface of the composite insulator spacers, while metal silicide regions on both source/drain and on the top of the metal gate structure remain unetched, with the metal silicide located on the metal gate structure protecting the underlying metal gate structure during the selective removal procedure.
The object and other advantages of this invention are best described in the preferred embodiments with reference to the attached drawings that include:
The method of fabricating a MOSFET device featuring a metal gate structure, and featuring a salicide process used to form metal silicide on a source/drain region as well as on the metal gate structure, and wherein the metal gate structure is protected from the salicide etch back step used to selectively remove unreacted metal, will now be described in detail. Although this invention will be described for an N channel, MOSFET device, it should be understood that this invention can also be applied to a P channel MOSFET device, or to a CMOS device comprised of both N channel and P channel MOSFET devices.
Semiconductor substrate 1, comprised of single crystalline P type silicon, featuring a <100> crystallographic orientation, is used and schematically shown in
Photolithographic exposure and development procedures are next employed to define photoresist shape 5b, at a width between about 0.05 to 2 micrometers. Using photoresist shape 5b, as an etch mask an anisotropic reactive ion etch (RIE) procedure defines metal gate structure 3b, on high k gate insulator layer 2a. The anisotropic RIE procedure, performed using Cl2 as an etchant for conductive materials, also allows definition of amorphous silicon shape 4b, overlying metal structure 3b, to be accomplished. The anisotorpic RIE procedure selectively terminates at the appearance of high k gate insulator layer 2a. The result of these procedures is schematically described in
Removal of photoresist shape 5b, is accomplished via plasma oxygen ashing procedures and wet clean procedures. The wet clean procedures, performed using buffered hydrofluoric acid or dilute hydrofluoric acid as a component, allows removal of the portions of high k gate insulator layer 2a, not covered by metal gate structure 3b, to occur, resulting in only high k gate insulator 2b, now remaining underlying metal gate structure 3b. Lightly doped source/drain (LDD) region 6, is next formed in top portions of semiconductor substrate 1, not covered by the metal gate structure. This is accomplished via implantation of arsenic or phosphorous ions, at an energy between about 0.5 to 10 KeV, at a dose between about 5E14 to 2E15 atoms/cm2. This is schematically shown in
Formation of composite insulator spacers on the sides of metal gate structure 3b, and on the sides of amorphous silicon shape 4b, is next addressed and schematically described in
Heavily doped source/drain region 9, shown schematically in
After a pre-clean procedure, performed using dilute hydrofluoric acid, metal layer 10a, a layer such as titanium, cobalt, nickel, zirconium, or tantalum, is deposited via PVD procedures to a thickness between about 50 to 500 Angstroms. If desired metal layer 10a, can be comprised of nickel-platinum. This is schematically shown in
An RTA procedure is next employed at a temperature between about 450 to 900° C., for a time between about 30 to 400 sec., in an inert ambient such as nitrogen or argon, resulting in formation of metal silicide regions 10b, on heavily doped source/drain region 9. The RTA procedure also results in formation of metal silicide region 10c, located overlying metal gate structure 3b, accomplished via reaction of metal layer 10a, and a portion of amorphous silicon shape 4b. The thickness of amorphous silicon shape 4b, the thickness of metal layer 10a, as well RTA conditions, determine the extent of formation of metal silicide region 10c. If desired the above parameters can be designed to form metal silicide region 10c, on a non-consumed bottom portion of amorphous silicon shape 4b, or as shown schematically in
Removal of unreacted portions of metal layer 10a, is next addressed via a selective wet etch procedure, performed at a temperature between about 50 to 200° C., using a solution comprised of HCl—H2O2—NH4OH—H2SO4. The selective wet etch solution removes metal layer 10a, from the surface of the composite insulator spacers, while metal silicide region 10b, and metal silicide region 10c, are not attacked. If metal silicide region 10c, was not present metal gate structure 3b, would be attacked, eroded or damaged by the wet etch procedure. The presence the amorphous silicon shape allowed formation of metal silicide region 10c, to be realized, in turn offering the protection needed by the metal gate structure during the wet etch procedure employed to remove unreacted metal. The result of this procedure is schematically shown in
While this invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of this invention.