Claims
- 1. A semiconductor chip comprising
- a semiconductor substrate, said semiconductor substrate having a first surface;
- a plurality of integrated circuit devices extending from said first surface, said integrated circuit devices being separated by a scribe lane, said scribe lane having a bottom surface and at least one side surface extending from said bottom surface to a top dielectric layer located on at least one of said integrated circuit devices, said first surface of said substrate defining said bottom surface of said scribe lane, each of said integrated circuit devices comprising at least one conductive layer and one dielectric layer, said dielectric layer including at least one bonding pad opening having a side wall extending from said conductive layer to a top surface of said integrated circuit device, said conductive layer defining a bottom surface of said bonding pad opening, said bottom surface of said bonding pad opening comprising a first portion and a second portion; and
- a first protective film covering said top surface of said integrated circuit device, said side and bottom surfaces of said scribe lane, said side wall and said first portion of said bottom surface of said bonding pad opening; and
- a second protective film covering said second portion of said bottom surface of said bonding pad opening and a portion of said first protective film.
- 2. The semiconductor chip in claim 1 wherein said first protective film comprises a moisture resistant material, and wherein said first protective film is transparent to ultraviolet light.
- 3. The semiconductor chip in claim 2 wherein said moisture resistant material comprises silicon nitride.
- 4. The semiconductor chip in claim 3 wherein said thickness of said first protective film is no greater than 1000 angstroms.
- 5. The semiconductor chip in claim 1 wherein said second protective film is an electrically conductive passivation layer, said electrically conductive passivation layer comprising a non-corrosive material.
- 6. The semiconductor chip in claim 5 wherein said non-corrosive material comprises electroless nickel or nickel alloy.
- 7. A semiconductor chip comprising
- a semiconductor substrate, said semiconductor substrate having a first surface;
- a plurality of integrated circuit devices extending from said first surface, said integrated circuit devices being separated by a scribe lane, said scribe lane having a bottom surface and at least one side surface extending from said bottom surface to a top dielectric layer located on at least one of said integrated circuit devices, said first surface of said substrate defining said bottom surface of said scribe lane, each of said integrated circuit devices comprising at least one conductive layer and one dielectric layer, said dielectric layer including at least one bonding pad opening having a side wall extending from said conductive layer to a top surface of said integrated circuit device, said conductive layer defining a bottom surface of said bonding pad opening, each of said bottom and said side surfaces of said bonding pad opening comprising a first portion and a second portion; and
- a first protective film covering said first portion, said first protective film comprising a moisture resistant material, said first protective film being transparent to ultraviolet light; and
- a second protective film covering said second portion.
- 8. The semiconductor chip in claim 7 wherein said moisture resistant material comprises silicon nitride.
- 9. The semiconductor chip in claim 8 wherein said thickness of said first protective film is no greater than 1000 angstroms.
- 10. The semiconductor chip in claim 7 wherein said second protective film is an electrically conductive passivation layer, said electrically conductive passivation layer comprising a non-corrosive material.
- 11. The semiconductor chip in claim 10 wherein said non-corrosive material comprises electroless nickel or nickel alloy.
- 12. A semiconductor chip comprising:
- a semiconductor substrate, said semiconductor substrate having a first surface;
- a plurality of integrated circuit devices extending from said first surface, said integrated circuit devices being separated by a scribe lane, said scribe lane having a bottom surface and at least one side surface extending from said bottom surface to a top dielectric layer located on at least one of said integrated circuit devices, said first surface of said substrate defining said bottom surface of said scribe lane, each of said integrated circuit devices comprising at least one conductive layer and a plurality of dielectric layers, said plurality of dielectric layers including at least one bonding pad opening having a side wall extending from said conductive layer to a top surface of said integrated circuit device, said conductive layer defining a bottom surface of said bonding pad opening, said bottom surface of said bonding pad opening comprising a first portion and a second portion;
- a first protective film disposed between said plurality of dielectric layers and covering said top surface of said integrated circuit device, said side and bottom surfaces of said scribe lane, said side wall and said first portion of said bottom surface of said bonding pad opening; and
- a second protective film covering said second portion of said bottom surface of said bonding pad opening and a portion of said first protective film.
Parent Case Info
This is a continuation of application Ser. No. 08/138,956, filed Oct. 19, 1993 and now abandoned, which is a divisional of application Ser. No. 08/008,469, filed Jan. 25, 1993, now U.S. Pat. No. 5,300,461.
US Referenced Citations (7)
Foreign Referenced Citations (8)
Number |
Date |
Country |
0027684 |
Feb 1980 |
JPX |
0124244 |
Sep 1980 |
JPX |
0048247 |
Mar 1982 |
JPX |
0110122 |
Jun 1984 |
JPX |
0093949 |
Apr 1987 |
JPX |
0238126 |
Sep 1989 |
JPX |
0312837 |
Dec 1989 |
JPX |
0308551 |
Dec 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
T.C. Hall et al., Photonitride Passivating Coating For IC's, NASA Tech Briefs, vol. 5, No. 2, Summer 1980, pp. 231-232. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
08469 |
Jan 1993 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
138956 |
Oct 1993 |
|