| Minoru Kamata et al.; “Third-Order Phase-Locked Loops using Dual Loops with Improved Stability”,□□Comm., Comp. and Sig. Proc., 1997. ‘10 Years PACRIM 1987-1997—Networking the Pacific Rim’. 1997 IEEE Pacific Rim Conf. on , vol.: 1 , Aug. 20-22, 1997 Pg 3.* |
| Thomas H. Lee et al.; “A 2.5 V CMOS Delay—Locked Loop for an 18 Mbit, 500 Megabyte/s DRAM”, IEEE Journal of Solid-State Circuits , vol. 29, No. 12, Dec. 1994. |
| Stefanos Sidiropoulos et al.: “A Semidigital Dual Delay-Locked Loop”, IEEE Journal of Solid-State Circuits, vol. 32, No. 11, Nov. 1997. |