Kusters, K.H., et al., A stacked Capacitor Cell with a Fully Self-Aligned Contact Proces for High Density Dynamic Random Access Memories, Journal of the Electrochmical Society, v. 139, n. 8, pp. 2318-2321, (Aug. 1992). |
Subbana, S, et al. A Novel Borderless Contact/Interconnect Technology Using Aluminum Oxide Etch Stop or High Performance SRAM and Logic, IEDM Tech Digest, int. Electron Devices Meeting, Wash. DC, pp. 41-44, (Dec. 1993). |
Borderless Diffusion Contact Studs, IBM Tech. Disclosure Bulletin, v. 36, n. 3, pp. 165-166, (Mar. 1993). |
Kakumu, M, et al., PASPAC (Planarized A1/Silicide/Poly Si with Self Aligned Contact) with Low Contact Resistance and High Reliability CMOS LSIs, 1987 Symposium on VLSI Technology: Digest of Technical Papers, Karuizawa, pp. 77-78, (May 1987). |
Kusters, K.H., et al., A High Density 4Mbit dRAM Process Using a Fully Overlapping Bitline Contact (FoBIC) Trench Cell, 1987 Symp on VLSI Tech: Dig of Technical Papers, Karuizasw, pp.93-94, (May 1987). |
Self-Isolated Tapered Submicron Contact Hole with Variable Double Isolator Thickness, IBM Tech. Disclosure Bulletin, v. 32, n. 8B, pp, 456-458, (Jan. 1990). |
Fabricating One Semiconductor contact Stud Borderless to Another, IBM Tech. Disclosure Bulletin, v. 34, n. 4B, pp. 277-279, (Sep. 1991). |
Sputtered Metal Local Interconnect Process, IBM Tech. Disclosure Bulletin, v. 36, n. 1, pp. 61-62, (Jan. 1993). |
Becker, D., et al., A Method of Obtaining High Oxide to Nitride Selectivity in an MERIE Reactor, Micron Semiconductor, Inc., pp. 367, 368, (May 1993). |
Armacost, M., et al., Selective Oxide: Nitride Dry Etching in a High Density Plasma Reactor, pp. 369, 370. (May, 1993). |
Gate Level Stack to Minimize Contact-Spacing Groundrule, IBM Technical Disclosure Bulletin, vol. 33, No., 6A, pp. 469-471, (Nov. 1990). |
Ueno, K., et al., A Quarter-Micron Planarized Interconnection Technology With Self-Aligned Plug, IEEE, Apr. 1992, pp. 11.6.1-11.6.4. |
Kenney, D., et al., A Buried-Plate Trench Cell for a 64-Mb DRAM, Apr. 1992, pp. 14,15. |
Fukase, T., et al., A Margin-Free Contact Process Using An Al203 Etch-Stop Layer For High Density Devices, IEEE, Apr. 1992, pp. 33.3.1-33.3.4. |