Claims
- 1. A semiconductor device comprising:an exterior surface having a top level of metallurgy, wherein an exposed portion or said top level of metallurgy comprises a bonding pad, wherein an upper percentage of said bonding pad comprises a silicided surface, said percentage ranging from above 10% and up to about 20% of said bonding pad, and wherein a thickness of said top level of metallurgy reduces sensitivity to resistivity shifts associated with said silicided surface.
- 2. The semiconductor device in claim 1, wherein a bottom 80% to 90% of said bonding pad is free of silicide.
- 3. The semiconductor device in claim 2, wherein said silicided surface is free of oxides and silicide islands.
- 4. The semiconductor device in claim 3, wherein, prior to formation of said silicided surface, said bonding pad is cleaned by applying one of an ammonia plasma and a hydrogen plasma to make said bonding pad free of said oxides and silicide islands.
- 5. The semiconductor device in claim 1, wherein said top level of metallurgy comprises copper.
- 6. A semiconductor device comprising:an exterior surface having a top level of metallurgy, wherein an exposed portion of said top level of metallurgy comprises a bonding pad, wherein an upper 10% to 20% of said bonding pad comprises a silicided surface, wherein a thickness of said top level of metallurgy reduces sensitivity to resistivity shifts associated with said silicided surface, and wherein said semiconductor device further comprises a terminal connected to said bonding pad, wherein a thickness of said silicided surface increases adhesion between said terminal and said bonding pad.
- 7. The semiconductor device in claim 6, wherein said terminal comprises one of a lead and tin solder.
- 8. A semiconductor chip comprising:an exterior surface having a top level of metallurgy; and an interior having at least one internal level of metallurgy, wherein said top level of metallurgy is thicker than said internal level of metallurgy, wherein an exposed portion of said top level of metallurgy comprises a bonding pad, wherein an upper percentage of said bonding pad comprises a silicided surface, said percentage ranging from above 10% and up to about 20% of said bonding pad, and wherein a thickness of said top level of metallurgy reduces sensitivity to resistivity shifts associated with said silicided surface.
- 9. The semiconductor device in claim 8, wherein a bottom 80% to 90% of said bonding pad is free of silicide.
- 10. The semiconductor device in claim 9, wherein said bonding pad is free of oxides and silicide islands.
- 11. The semiconductor device in claim 10, wherein, prior to formation of said silicided surface, said bonding pad is cleaned by applying one of an ammonia plasma and a hydrogen plasma to make said bonding pad free of said oxides and silicide islands.
- 12. A semiconductor chip comprising:an exterior surface having a top level of metallurgy, wherein an exposed portion of said top level of metallurgy comprises a bonding pad, wherein an upper 10% to 20% of said bonding pad comprises a silicided surface, wherein a thickness of said top level of metallurgy reduces sensitivity to resistivity shifts associated with said silicided surface, and wherein said semiconductor device further comprises a terminal connected to said bonding pad, wherein a thickness of said silicided surface increases adhesion between said terminal and said bonding pad.
- 13. The semiconductor device in claim 12, wherein said terminal comprises one of a lead and tin solder.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a division of U.S. application Ser. No. 09/298,796 filed Apr. 23, 1999.
US Referenced Citations (9)
Number |
Name |
Date |
Kind |
4505029 |
Owyang et al. |
Mar 1985 |
A |
5447887 |
Filipiak et al. |
Sep 1995 |
A |
5503704 |
Bower et al. |
Apr 1996 |
A |
5633047 |
Brady et al. |
May 1997 |
A |
5833758 |
Linn et al. |
Nov 1998 |
A |
5844317 |
Bertolet et al. |
Dec 1998 |
A |
6046101 |
Dass et al. |
Apr 2000 |
A |
6184143 |
Ohashi et al. |
Feb 2001 |
B1 |
6303505 |
Ngo et al. |
Oct 2001 |
B1 |
Foreign Referenced Citations (5)
Number |
Date |
Country |
1-151247 |
Jun 1989 |
JP |
09-017790 |
Jan 1997 |
JP |
09-321045 |
Dec 1997 |
JP |
2000-058544 |
Feb 2000 |
JP |
2000-150517 |
May 2000 |
JP |
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure, Cronin et al., “Copper/Polyimide Structure with Selective Cu3Si/SiO2 Etch Stop,” vol. 37, No. 06A Jun. 1994, p. 53. |