Claims
- 1. An elevated transistor in an integrated circuit comprising:an oxide layer overlying a semiconductor substrate; a silicon layer filling a lower portion of a trench within said oxide layer and partially filling an upper portion of said trench, wherein said lower portion of said trench contacts said semiconductor substrate and has a width smaller than a width of said upper portion of said trench; a polysilicon gate electrode overlying a center portion of said silicon layer having a gate oxide layer therebetween, wherein the polysilicon gate electrode is formed within the trench; source/drain pockets within said silicon layer at edge portions of said silicon layer not covered by said polysilicon gate electrode; and a dielectric layer overlying said oxide layer, said polysilicon gate electrode, and said source/drain pockets to complete said elevated transistor in said integrated circuit device.
- 2. The elevated transistor according to claim 1 wherein said trench has a width as small as 1.0 to 1.25 microns.
- 3. The elevated transistor according to claim 1 wherein said oxide layer comprises thermal oxide and has a thickness of between about 4000 and 6000 Angstroms.
- 4. The elevated transistor according to claim 1 wherein said silicon layer has a controlled thickness corresponding to a desired junction depth of said source/drain pockets.
- 5. The elevated transistor according to claim 4 wherein said thickness is between about 1000 and 2000 Angstroms.
- 6. The elevated transistor according to claim 1 further comprising a liner oxide layer within said trench underlying nitride spacers.
- 7. The elevated transistor according to claim 1 further comprising a layer of silicide overlying said polysilicon gate electrode and said source/drain pockets.
- 8. The elevated transistor according to claim 6 wherein said liner oxide layer has a thickness of between about 500 and 1000 Angstroms.
- 9. An elevated transistor in an integrated circuit comprising:an oxide layer overlying a semiconductor substrate; a silicon layer filling a lower portion of a trench within said oxide layer and partially filling an upper portion of said trench, wherein said lower portion of said trench contacts said semiconductor substrate and has a width smaller than a width of said upper portion of said trench; a liner oxide layer overlying said silicon layer within said trench; a polysilicon gate electrode overlying a center portion of said silicon layer having a gate oxide layer therebetween, wherein the polysilicon gate electrode is formed within the trench; source/drain pockets within said silicon layer at edge portions of said silicon layer not covered by said polysilicon gate electrode; and a dielectric layer overlying said oxide layer, said polysilicon gate electrode, and said source/drain pockets to complete said elevated transistor in said integrated circuit device.
- 10. The elevated transistor according to claim 9 wherein said trench has a width as small as 1.0 to 1.25 microns.
- 11. The elevated transistor according to claim 9 wherein said oxide layer comprises thermal oxide and has a thickness of between about 4000 and 6000 Angstroms.
- 12. The elevated transistor according to claim 9 wherein said silicon layer has a controlled thickness corresponding to a desired junction depth of said source/drain pockets.
- 13. The elevated transistor according to claim 12 wherein said thickness is between about 1000 and 2000 Angstroms.
- 14. The elevated transistor according to claim 9 further comprising a silicide layer overlying said polysilicon gate electrode and said source/drain pockets.
- 15. The elevated transistor according to claim 9 wherein said liner oxide layer has a thickness of between about 500 and 1000 Angstroms.
- 16. An elevated transistor in an integrated circuit comprising:an oxide layer overlying a semiconductor substrate; a silicon layer filling a lower portion of a trench within said oxide layer and partially filling an upper portion of said trench, wherein said lower portion of said trench contacts said semiconductor substrate and has a width smaller than a width of said upper portion of said trench; a liner oxide layer overlying said silicon layer within said trench; a silicided polysilicon gate electrode overlying a center portion of said silicon layer having a gate oxide layer therebetween, wherein the silicided polysilicon gate electrode is formed within the trench; silicided source/drain pockets within said silicon layer at edge portions of said silicon layer not covered by said silicided polysilicon gate electrode; and a dielectric layer overlying said oxide layer, said silicided polysilicon gate electrode, and said silicided source/drain pockets to complete said elevated transistor in said integrated circuit device.
- 17. The elevated transistor according to claim 16 wherein said trench has a width as small as 1.0 to 1.25 microns.
- 18. The elevated transistor according to claim 16 wherein said oxide layer comprises thermal oxide and has a thickness of between about 4000 and 6000 Angstroms.
- 19. The elevated transistor according to claim 16 wherein said silicon layer has a controlled thickness of between about 1000 and 2000 Angstroms, corresponding to a desired junction depth of said source/drain pockets.
- 20. The elevated transistor according to claim 16 wherein said liner oxide layer has a thickness of between about 500 and 1000 Angstroms.
Parent Case Info
This is a division of patent application Ser. No. 09/442,496, filing date Nov. 18, 1999, now U.S. Pat. No. 6,326,272, Self-Aligned Elevated Transistor, assigned to the same assignee as the present invention.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
4749441 |
Christenson et al. |
Jun 1988 |
A |
5453396 |
Gonzalez et al. |
Sep 1995 |
A |
5681776 |
Hebert et al. |
Oct 1997 |
A |
5686343 |
Lee |
Nov 1997 |
A |
5780343 |
Bashir |
Jul 1998 |
A |