Claims
- 1. A method for forming a metal silicide contact on a silicon-containing region having controlled consumption of said silicon-containing region, said method comprising:
implanting Ge into said silicon-containing region; forming a blanket metal-silicon mixture layer over said silicon-containing region; reacting said metal-silicon mixture with silicon at a first temperature to form a metal silicon alloy; etching unreacted portions of said metal-silicon mixture layer; forming a blanket silicon layer over said metal silicon alloy layer; annealing at a second temperature to form an alloy of metal-Si2; and selectively etching said unreacted silicon layer.
- 2. The method of claim 1, wherein an anneal is carried out following the implanting of Ge.
- 3. The method of claim 1, further including:
forming said silicon-containing region as a non-planar silicon containing region.
- 4. A method for forming a metal silicide contact on a silicon-containing region having controlled consumption of said silicon-containing region, said method comprising:
implanting Ge into said silicon-containing region to amorphize said silicon and to control a silicide formation temperature; implanting a dopant into said silicon-containing region; annealing said silicon-containing region to activate dopants and to re-crystallize amorphized silicon; forming a blanket metal-silicon mixture layer over said silicon-containing region; reacting said metal-silicon mixture with silicon at a first temperature to form a metal-silicon alloy; etching unreacted portions of said metal-silicon mixture layer; forming a blanket silicon layer over said metal silicon alloy layer; annealing at a second temperature to form an alloy of metal-Si2; and selectively etching said unreacted silicon layer.
- 5. A method of forming a semiconductor structure, comprising:
providing a semiconductor substrate to be silicided including a source region and a drain region formed on respective sides of a gate; implanting Ge into said source, drain and gate regions; forming a blanket metal-silicon mixture layer over said silicon-containing region; reacting said metal-silicon film with Si at a first temperature to form a metal-silicon alloy; etching unreacted portions of said metal-silicon mixture; forming a silicon film over said metal-silicon alloy; annealing said structure at a second temperature to form a metal-Si2 alloy; and selectively etching said unreacted Si.
- 6. The method of claim 5, wherein an anneal is carried out following the implanting of Ge.
- 7. The method of claim 5, wherein said metal includes at least one of Co, Ti, Pd, and Pt.
- 8. The method of claim 5, wherein said thin film of metal-silicon mixture has a thickness in a range from about 0.3 nm to about 50 nm.
- 9. The method of claim 5, wherein said metal-silicon mixture film comprises a cobalt-silicon mixture.
- 10. The method of claim 9, wherein said first temperature is in a range from about 300° C. to about 470° C.
- 11. The method of claim 5, wherein said silicon film includes one of an amorphous Si (a-Si), a poly-Si, a doped a-Si, a doped poly-Si, and mixtures thereof.
- 12. The method of claim 5, wherein said reacting for performing a source and drain dopant activation anneal is combined with the annealing, said annealing is for performing a re-cystallization anneal.
- 13. The method of claim 5, wherein said implanting Ge for controlling the silicide formation is combined with an amorphizing Ge implant for dopant implant.
- 14. The method of claim 5, wherein said silicon film has a thickness in a range from about 5 nm to about 150 nm.
- 15. The method of claim 5, wherein said second temperature is higher than approximately 625° C. but lower than the formation temperature of the metal-Si2 in the silicon germanium alloy.
- 16. The method of claim 5, wherein said metal-silicon formation occurs in the deposited silicon film and in the source region and the drain region and in the gate region.
- 17. The method of claim 5, wherein said metal-Si2 formation occurs in the silicon film formed over said metal-Si2 alloy.
- 18. The method of claim 5, wherein said second temperature is higher than said first temperature.
- 19. The method of claim 5, wherein said method is self-aligned whereby said method is devoid of using any of a patterning and a mask.
- 20. The method of claim 5, wherein said forming of a metal-silicon film includes forming a metal-silicon mixture by co-sputtering metal and silicon, a percentage of said silicon to said metal film being less than approximately 28%.
- 21. The method of claim 5, wherein said implanting of said source and said drain with Ge for dopants is combined with implanting of Ge for silicide.
- 22. The method of claim 5, wherein said metal-silicon alloy comprises one of a Co2Si phase and a CoSi phase.
- 23. A method for forming a metal silicide contact on a silicon-germanium-containing region at a low formation temperature, said method comprising:
amorphizing said silicon-germanium-containing region; forming a blanket metal-silicon mixture layer over said silicon-germanium-containing region; reacting said metal-silicon mixture with silicon at a first temperature to form a metal silicon alloy; etching unreacted portions of said metal-silicon mixture layer; forming a blanket silicon layer over said metal silicon alloy layer; annealing at a second temperature to form an alloy of metal-Si2; and selectively etching said unreacted silicon layer.
- 24. The method of claim 23, wherein amorphizing is carried out by an ion implantation.
- 25. The method of claim 1, wherein said metal-silicon mixture comprises pure metal.
- 26. The method of claim 4, wherein said metal-silicon mixture comprises pure metal.
- 27. The method of claim 5, wherein said metal-silicon mixture comprises pure metal.
- 28. The method of claim 1, further comprising:
implanting a dopant into said silicon-containing region.
- 29. A semiconductor structure, comprising:
raised source and drain regions, wherein the raised source and drain regions are unconstrained to have a shape conforming to a same crystallographic axes with respect to each other.
- 30. The structure of claim 29, wherein said structure is free of crystal orientation constraints.
- 31. The structure of claim 29, wherein the raised source and drain regions are free of facets and are defined by source and drain windows of a mask.
- 32. The structure of claim 29, wherein said raised source and drain regions include Ge.
- 33. The structure of claim 29, wherein said raised source and drain regions are formed on a substrate, and are non-aligned with a crystallographic direction of said substrate.
- 34. A semiconductor structure, comprising:
a substrate; and raised source and drain regions, wherein the raised source and drain regions are other than lined up with respect to a crystallographic direction of said substrate, and include Ge.
- 35. The semiconductor structure of claim 34, wherein said Ge is implanted prior to implanting a dopant and is for amorphizing said source and drain regions dopant and lowering a silicide formation temperature thereof.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present application is related to U.S. Patent application Ser. No. 09/712,264, filed on Nov. 15, 2000, to Ajmera et al., entitled “SELF-ALIGNED SILICIDE (SALICIDE) PROCESS FOR STRAINED SILICON MOSFET ON SiGe AND STRUCTURE FORMED THEREBY”, having IBM Docket No. YOR9-2000-0373US1, to U.S. Pat. application Ser. No. 09/___,____,____ filed on (to be filed), to Cabral et al., entitled “ULTRA-LOW CONTACT RESISTANCE CMOS FORMED BY VERTICALLY-SELF ALIGNED CoSi2 ON RAISED SOURCE DRAIN Si/SiGe” having IBM Docket No. YOR9-2001-0053US1, to U.S. Patent application Ser. No. 09/569,306, filed on May 11, 2000, to Chan et al., entitled “A SELF-ALIGNED SILICIDE PROCESS FOR LOW RESISTIVITY CONTACTS TO THIN FILM SILICON-ON-INSULATOR MOSFETS” having IBM Docket No. YOR9-1999-0408US1, and to U.S. Patent application Ser. No. 09/515,033, filed on Mar. 6, 2000, to Brodsky et al., entitled “METHOD FOR SELF-ALIGNED FORMATION OF SILICIDE CONTACTS USING METAL SILICON ALLOYS FOR LIMITED SILICON CONSUMPTION AND FOR REDUCTION OF BRIDGING” having IBM Docket No. YOR9-2000-0044US 1 each assigned to the present assignee, and incorporated herein by reference.
U.S. GOVERNMENT RIGHTS IN THE PATENT
[0002] The present invention was at least partially funded under Defense Advanced Research Projects Agency (DARPA) Contract No. N66001-97-1-8908, and the U.S. Government has at least some rights under any subsequently-issued patent.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09875187 |
Jun 2001 |
US |
Child |
10299688 |
Nov 2002 |
US |