Claims
- 1. A printed-circuit-board (PCB), comprising:
a first integrated circuit (IC) chip comprising an electrically programmable three-dimensional memory (EP-3DM), said EP-3DM storing at least of a portion of test data and/or test-data seeds for at least a portion of circuitry on said PCB.
- 2. The PCB according to claim 1, further comprising:
a test interface for testing said EP-3DM.
- 3. The PCB according to claim 1, further comprising:
a second IC chip whose test data and/or test-data seeds are stored in said EP-3DM on said first IC chip.
- 4. A printed-circuit-board (PCB), comprising:
a first integrated circuit (IC) chip comprising an electrically programmable three-dimensional memory (EP-3DM), said EP-3DM storing at least a source of test data for at least a portion of circuitry on said PCB.
- 5. The PCB according to claim 4, further comprising:
a test interface for testing said EP-3DM.
- 6. The PCB according to claim 4, further comprising:
a second IC chip whose source of test data is stored in said EP-3DM on said first IC chip.
- 7. A process of testing an circuit-under-test (CUT) having an electrically programmable three-dimensional memory (EP-3DM) stacked thereon, comprising the steps of:
(A) reading input test vectors and expected test vectors from said EP-3DM; (B) sending said input test vectors to said CUT and getting output test vectors; (C) comparing said output test vectors with said expected test vectors.
- 8. The process according to claim 7, further comprising the step of built-in self-test (BIST) to said CUT.
- 9. The process according to claim 7, further comprising the step of external scan-test (EST) to said CUT.
- 10. The process according to claim 9, wherein
said EST is performed after said step (C); and said EST is only performed to test vectors associated with mismatched output test vectors and expected test vectors.
- 11. The process according to claim 7, further comprising the step of testing and correcting said EP-3DM before said step (A).
Priority Claims (2)
Number |
Date |
Country |
Kind |
02113586.X |
Apr 2002 |
CN |
|
02113738.2 |
May 2002 |
CN |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This is a division of Ser. No. 10/615,686, Filed Jul. 8, 2003, which is a division of Ser. No. 10/230,648, Filed Aug. 28, 2002.
[0002] This patent application relates to the following domestic patent applications:
[0003] 1 “3D-ROM-Based IC Test Structure”, provisional application Ser. No. 60/328,119, filed on Oct. 7, 2001;
[0004] 2. “Three-Dimensional Read-Only Memory Integrated Circuits”, provisional application Ser. No. 60/332,893, filed on Nov. 18, 2001;
[0005] 3. “Three-Dimensional Read-Only Memory”, provisional application Ser. No. 60/354,313, filed on Feb. 1, 2002,
[0006] and the following foreign patent applications:
[0007] 1. “Three-Dimensional-Memory-Based Self-Test Integrated Circuits and Methods”, CHINA P. R., patent application Ser. No. 02113586.X, filed on Apr. 8, 2002;
[0008] 2. “Three-dimensional Memory System-on-a-Chip”, CHINA P.R., patent application Ser. No. 02113.738.2, filed on May 15, 2002,
[0009] all by the same inventor.
Provisional Applications (3)
|
Number |
Date |
Country |
|
60328119 |
Oct 2001 |
US |
|
60332893 |
Nov 2001 |
US |
|
60354313 |
Feb 2002 |
US |
Divisions (2)
|
Number |
Date |
Country |
Parent |
10615686 |
Jul 2003 |
US |
Child |
10895582 |
Jul 2004 |
US |
Parent |
10230648 |
Aug 2002 |
US |
Child |
10615686 |
Jul 2003 |
US |