Claims
- 1. A method for controlling power consumption during a write interval, within which data are written to a memory device, comprising:initiating the write interval; transferring data into at least one of a plurality of memory cells used to store data within the memory; subsequent to transferring, initiating a state change within a dummy memory cell separate and distinct from the plurality of memory cells used to store data within the memory; subsequent to the state change, issuing a completion signal from only the dummy memory cell; and receiving the completion signal within a controller for terminating the write interval and, substantially contemporaneous therewith, removing power from at least one of a plurality of active circuits associated with the data transfer prior to a subsequent write interval.
- 2. The method as recited in claim 1, further comprising receiving a clock signal in the memory device, and deactivating the clock signal upon terminating the write interval.
- 3. The method as recited in claim 1, wherein the memory device further comprises a plurality of bit lines, and wherein terminating the write interval further comprises per-charging the bit lines to a prescribed voltage level.
- 4. The method as recited in claim 1, wherein the dummy memory cell is coupled to a dummy word line decoder for producing a completion signal noting the completion of the data transfer into the memory, and wherein the dummy memory cell is substantially identical in structure and operation to each of said plurality of memory cells.
- 5. The method as recited in claim 4, wherein the dummy memory cell is coupled to the word line decoder at a point farther than any other of a plurality of memory cells also coupled to said word line decoder.
- 6. A method for minimizing a write interval, within which data are written to a memory device, comprising:initiating the write interval; transferring data into at least one of a plurality of memory cells used for storage; subsequent to transferring, initiating a state change within a dummy memory cell separate and distinct from said plurality of memory cells used for storage; subsequent to the state change, issuing a completion signal from only the dummy memory cell; and upon receiving the completion signal within a controller, terminating the write interval by resetting the dummy memory cell to its state prior to the write interval.
- 7. The method as recited in claim 6, wherein substantially immediately upon termination of the write interval, a second such write interval may ensue.
- 8. The method as recited in claim 6, further comprising deactivating at least one of a plurality of active circuits associated with the data transfer upon terminating the write interval.
- 9. The method as recited in claim 6, further comprising receiving a clock signal in the memory device, and deactivating the clock signal upon terminating the write interval.
- 10. The method as recited in claim 6, further comprising increasing the average speed of the memory device by minimizing the write interval.
Parent Case Info
This is a divisional application from prior application Ser. No. 09/859,268, filed May 16, 2001, now U.S. Pat. No. 6,483,754 issued on Nov. 19, 2002.
US Referenced Citations (3)