The present invention relates to a semiconductor circuit arrangement and an associated method for temperature detection, and in particular to an analog SOI semiconductor circuit arrangement including multi-gate field effect transistors and also an associated method for temperature detection for e.g., an automatic temperature compensation.
Novel transistor architectures on the basis of multi-gate field effect transistors (MuGFETs) are currently being developed for future sub-45-nanometer CMOS technologies, that is to say for field effect transistors having a gate length of less than 45 nanometers. Multi-gate field effect transistors are usually understood to be field effect transistors having a multiplicity of gates or control electrodes, which also include transistors such as e.g., double-gate FETs, triple-gate FETs or FinFETs. The advantage of these new transistors over planar bulk MOSFETs, that is to say field effect transistors which are situated in planar fashion in a large-volume semiconductor substrate (bulk), is an improved control of the short channel effects by use of a symmetrical arrangement of a plurality of transistor gates.
The arrangement that is technologically favored at the present time includes two lateral gates, such as are known for example from FinFETs, or two lateral gates and one additional gate on the surface of a silicon fin, such as are also known as triple-gate FETs. The semiconductor or silicon fin is also referred to as a lamella in this case.
Planar SOI technologies with partially depleted channel regions (PD-SOI) are already used nowadays. Planar SOI technologies having a fully depleted channel region (FD-SOI) are additionally conceivable in the future.
What is disadvantageous about all transistor architectures of this type, however, is their inadequate thermal behavior. On account of the three-dimensional topology of the field effect transistors and on account of the fact that the fins are usually surrounded on all sides by oxide that conducts heat poorly, the power loss arising in the fins cannot be dissipated as efficiently as in conventional bulk transistors, for example.
For analog applications, in particular, the problem therefore arises that on account of different temperatures of the fins, an increased mismatch caused by temperature differences occurs in the semiconductor circuit.
Conventional semiconductor circuit arrangements and methods for temperature detection of the transistor usually require special test structures which, moreover, can only be characterized with high metrological outlay (RF measurements). Since very short current pulses are necessary in this case, radiofrequency structures are required. Measurement methods of this type are therefore very susceptible to interference and only indirectly yield information about the temperature within a transistor. What is more, a required measuring structure differs greatly from the respective arrangement in which a transistor is used later.
In particular, the multi-gate field effect transistors mentioned in the introduction are currently still in front-end development. Since it has not been possible hitherto for the temperature of such a transistor to be determined during the operation of a circuit, circuits have hitherto had to rely on a correct modeling of the thermal behavior. The thermal behavior is very different from transistor to transistor, however, on account of the process fluctuations and a different topology of the transistors.
A semiconductor circuit arrangement and a method for temperature detection is disclosed. One embodiment includes a semiconductor substrate, on which is formed a first insulating layer and thereon a thin active semiconductor region, which is laterally delimited by a second insulating layer. In the active semiconductor region, a first and second doping zone are formed as far as the surface of the first insulating layer for the definition of a channel zone, wherein there is formed at the surface of the channel zone a gate dielectric and thereon a control electrode for the realization of a field effect transistor. In the active semiconductor region, a diode doping zone is furthermore formed as far as the surface of the first insulating layer, which zone realizes a measuring diode via a diode side area with the first or second doping zone and is delimited by the second insulating layer at its further side areas. In this way, a highly accurate temperature detection can be realized very cost-effectively in a sub-45-nanometer field effect transistor.
The accompanying drawings are included to provide a further understanding of the present invention and are incorporated in and constitute a part of this specification. The drawings illustrate the embodiments of the present invention and together with the description serve to explain the principles of the invention. Other embodiments of the present invention and many of the intended advantages of the present invention will be readily appreciated as they become better understood by reference to the following detailed description. The elements of the drawings are not necessarily to scale relative to each other. Like reference numerals designate corresponding similar parts.
In the following Detailed Description, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration specific embodiments in which the invention may be practiced. In this regard, directional terminology, such as “top,” “bottom,” “front,” “back,” “leading,” “trailing,” etc., is used with reference to the orientation of the Figure(s) being described. Because components of embodiments of the present invention can be positioned in a number of different orientations, the directional terminology is used for purposes of illustration and is in no way limiting. It is to be understood that other embodiments may be utilized and structural or logical changes may be made without departing from the scope of the present invention. The following detailed description, therefore, is not to be taken in a limiting sense, and the scope of the present invention is defined by the appended claims.
One aspect of the invention provides a semiconductor circuit arrangement which enables a simple, interference-immune and cost-effective temperature detection for a respective field effect transistor in a highly accurate manner.
In particular by virtue of the formation of at least one third diode doping zone in an active semiconductor region as far as a surface of a first insulating layer, which zone realizes a diode via a diode side area with the first or second doping zone of the field effect transistor and is delimited by the second insulating layer at its further side areas, it is possible to determine a temperature of a respective transistor highly accurately and in an extremely simple manner, whereby it is possible, by way of example, to realize an automatic temperature compensation in particular for analog circuits.
The third doping zone is formed directly alongside the first or second doping zone of the field effect transistor for the realization of a P/N diode, whereby it is possible to realize a temperature sensor with a minimal space requirement.
However, the third doping zone may also be formed in a manner spaced apart from the first or second doping zone by an intrinsic semiconductor region, whereby a PiN diode is produced and the electrical properties of the semiconductor circuit are improved further in the case of a sufficiently thin intrinsic semiconductor region and in the case of the diode being biased in the forward direction.
The field effect transistor constitutes a multi-gate field effect transistor having a multiplicity of fins in the region of the control layer, wherein the fins are laterally delimited by the second insulating layer. Short channel effects can thereby be avoided in particular for sub-45-nanometer field effect transistors.
In order to further improve the electrical properties of the semiconductor circuit arrangement and in particular in order to improve a contact-connection of the source and drain zones and of the diode, metal-semiconductor compound layers may be formed at the surface of the doping zones, a blocking layer for preventing a short circuit being formed only in the surface region of the diode side area.
As an alternative, instead of the blocking layer, it is possible to form a dummy gate dielectric with an overlying dummy control electrode over the diode side area, whereby a short circuit between a diode connection zone and a connection zone of the field effect transistor can be prevented once again and in a particularly cost-effective manner using the mask and etching processes present anyway for the formation of the control layer stack.
By way of example, a metallic mid-gap material, that is to say a material whose work function lies in the middle of the band gap of the semiconductor material of the active semiconductor region, is used for the control layer or the gate. The electrical properties of the semiconductor circuit arrangement can be improved further in this way.
Furthermore, a width of the fins may be significantly less than a gate length of the control electrode, whereby it is possible to ensure a good electrostatic control over the channel zones.
The second insulating layer may be formed by using STI technology as an STI layer or shallow trench isolation, whereby the very fine structures required can be formed particularly exactly and moreover cost-effectively.
With regard to the method, the diode of the semiconductor circuit arrangement described above is operated with a diode measuring current in the forward direction and the diode voltage dropped across the diode is subsequently measured. The ideal diode equation I=I0[exp(UDM/UDT)−1] is simplified in the forward direction to I=I0×exp(UDM/UDT), where UMD represents the measured diode voltage and UT=kBT/q represents the voltage equivalent of thermal energy. By impressing a reference current I=IDD into the diode, a diode voltage UMD is present across the diode. A respective temperature of the transistor can then be detected by comparing the measured diode voltage with a reference voltage. The temperature dependence of the voltage can be estimated by the equation UMD=0.5 V−T×1.8 mV/K.
The diode measuring current is preferably less than 1/100 of the drain current of the field effect transistor, whereby a simultaneous temperature detection during normal operation of the field effect transistor can also be made possible.
In accordance with
The thin semiconductor layer 3 has monocrystalline silicon, for example, but it may also have other semiconductor materials such as e.g., III/V compound semiconductors and in particular strained semiconductor material (e.g., strained silicon). A height or thickness of the thin semiconductor layer 3 may be 60 nanometers, for example.
For the definition of active semiconductor regions AA, semiconductor regions that are not required in the thin semiconductor layer 3 are converted into insulation zones or a second insulating layer 4 for example by STI technology (Shallow Trench Isolation). By such STI technology, the STI layers 4 can be formed highly accurately for the definition of the active semiconductor regions AA, in which case they reach as far as the surface of the first insulating layer 2 of the carrier substrate.
Afterward, known methods are used to form, at the surface of the active semiconductor region AA, which is formed for example in rectangular fashion in accordance with
A highly doped polysilicon may preferably be used as material for the control layer 6 in a planar PD-SOI transistor. As an alternative to polysilicon, for FD-SOI transistors metallic materials whose work function lies in the vicinity of the middle of the band gap of silicon, mid-gap materials, e.g., TiN, TaN, TaCN, may be used for the control layer 6.
After the gate dielectric 5 and the control layer 6 have been formed preferably over the whole area, the control layer 6 is then patterned to form the control electrode G illustrated in
In a subsequent process, the source and drain zones S and D may then be formed as first and second doping zones in the active semiconductor region AA using the control electrode G and a further mask layer that is optionally present (but not illustrated), in such a way that they extend completely as far as the surface of the first insulating layer 2. The channel zone of a field effect transistor to be realized is defined in this way.
In accordance with
Afterward, it is possible to remove the optional mask layer for covering the active semiconductor region for a diode doping zone DD and to form a further optional mask layer at the surface of the first and second doping zones or the source and drain zones S and D in order to protect them from a subsequent p+-type doping. In this way, the p+-type diode doping zone DD illustrated in
It goes without saying that one of the optional masks may also be omitted, a corresponding implantation profile being created using mutually counterbalancing implantations, the doping zones for the source zone S, the drain zone D and the diode doping zone DD once again being formed in each case as far as the surface of the first insulating layer 2. In this way, the diode doping zone DD is doped with a conduction type p+ opposite to the conduction type n of the field effect transistor and forms a measuring diode with its diode side area, i.e. the area relevant to the diode junction, with the source or drain zone S, D. The further side areas of the diode doping zone DD are delimited by the second insulating layer or the STI layers.
For the contact-connection of the field effect transistor and the measuring diode MD, a drain contact KD, a source contact KS, a gate contact KG and a diode doping zone contact KDD are furthermore illustrated, which are formed e.g., at the surface of the respective zones or layers by conventional methods. These contacts are usually situated in a further intermediate insulating layer (not illustrated here) formed at the surface of the second insulating layer 4 and the active semiconductor regions AA.
In order to realize a temperature detection, in accordance with
In order to simplify a circuit of this type, the use of the reference voltage (not illustrated) can also be omitted and the temperature of the transistor can be estimated from the equation:
U
MD=0.5 V−T×1.8 mV/K
where UMD represents the measured diode voltage and T represents the temperature.
In this way, in particular for the field effect transistors produced in SOI substrates, a temperature detection can be realized in a highly accurate and very simple manner, whereby cost-effective temperature compensation circuits can be realized in particular for analog semiconductor circuits.
In particular when using a diode measuring current IDD which is less than 1/100 of the drain current ID present in the field effect transistor FET, it is furthermore possible to carry out a simultaneous temperature detection during normal operation of the transistor without adversely influencing the electrical properties of the field effect transistor FET in the process. Preferably, a diode measuring current IDD of 1 nA is impressed on the measuring diode MD in the forward direction. The supply voltage of the semiconductor circuit is designated by VSS in accordance with
The semiconductor circuit illustrated in
Since the diode MD is situated in direct proximity to or in the same semiconductor region AA as the field effect transistor and the semiconductor material usually has an excellent thermal conductivity, the temperature of the respective transistor can be determined with extraordinarily high accuracy and with only a small additional space requirement. Given a multiplicity of field effect transistors formed in respective active semiconductor regions AA with associated measuring diodes MD, a respective temperature of the wide variety of transistors can thus be determined highly accurately even in a complex circuit. By suitable compensation circuits (not illustrated), it is thereby possible to compensate for e.g., the temperature-dictated mismatch between transistors in particular in an analog circuit.
In contrast to the first exemplary embodiment, in accordance with
In order to avoid a short-circuit between the diode doping zone DD and the source zone S or drain zone D, it is necessary, however, in accordance with
In accordance with
In accordance with
In order to realize in particular the sub-45-nanometer field effect transistors mentioned in the introduction, it is accordingly possible to pattern the control electrode G with a width of less than 45 nanometers, which therefore defines the gate length L. With a gate length L of this type, a width B of the fins R would preferably lie in a region of approximately 30 nanometers. With such a ratio of gate length L to the thickness or width B of the fins R, it is possible to ensure a good electrostatic control over the channel zones. A height of the fins R which are formed perpendicular to the insulating layer 2, for example, may be 60 nanometers, for example.
Preferably, multi-gate field effect transistors having a multiplicity of control electrodes or gates G are accordingly used for realizing the field effect transistors. In particular, dual-gate FETs, triple-gate FETS or FinFETs shall be mentioned as realization possibilities in this case.
Although a metal-semiconductor compound layer 8 has been formed with the use of a blocking layer 7 at the surfaces of the doping zones S, D and DD in accordance with
For further simplification of a production method and in particular for reducing costs, as an alternative to the formation of the blocking layer 7 illustrated in
Since gate masks of this type first of all have a very high accuracy and moreover are present anyway, the production costs for a semiconductor circuit arrangement of this type can be reduced further. The dummy control electrode GDY preferably has a connection region with at least one dummy contact KDY, which can be electrically connected to the source zone S for example via a source contact KS. An undesirable parasitic circuit element can be reliably prevented in this way.
In principle, however, the dummy control electrode GDY could also be realized such that it is not connected up or is at floating potential, or could be connected to a contact KDD of the diode doping zone DD.
In the same way, it is also possible to realize a transistor structure as in
In accordance with
Once again it is possible to form a further dummy control electrode GDY2 in the surface region of the further diode side area, i.e. at the surface of the doping zones D and DD2, in order to prevent a short circuit of the highly conductive metal-semiconductor compound layers 8 or of the drain zone D with the connection zone of the further measuring diode.
As in
A semiconductor circuit arrangement and an associated method for temperature detection are obtained in this way, wherein a temperature T of field effect transistors can be detected highly accurately and very cost-effectively on the basis of a measured voltage UMD with minimal space requirement. In the event of a deviation of the temperature, corresponding measures realized in respect of circuitry can be implemented, such as e.g., an adaptation of the supply voltage VSS in the respective circuit sections or matching of the temperature by local heating of the circuit sections or components.
The invention has been described above on the basis of an SOI semiconductor substrate with a thin silicon semiconductor layer. However, it is not restricted thereto and also encompasses alternative carrier substrates in the same way.
Furthermore, the invention has been described for an NMOS transistor, the measuring diode having a p-doped zone as anode. In the same way, it is also possible to realize a PMOS transistor, the measuring diode being connected oppositely and having an n-doped zone as cathode.
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that a variety of alternate and/or equivalent implementations may be substituted for the specific embodiments shown and described without departing from the scope of the present invention. This application is intended to cover any adaptations or variations of the specific embodiments discussed herein. Therefore, it is intended that this invention be limited only by the claims and the equivalents thereof.
Number | Date | Country | Kind |
---|---|---|---|
10 2006 013 721.3 | Mar 2006 | DE | national |
This Utility patent application is a divisional application of U.S. application Ser. No. 11/689,886, filed Mar. 22, 2007, and claims priority to German Patent Application No. DE 10 2006 013 721.3 filed on Mar. 24, 2006, which are incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
Parent | 11689886 | Mar 2007 | US |
Child | 12888528 | US |