Claims
- 1. A method of fabricating a contact for a semiconductor integrated circuit which comprises the steps of:
- (a) providing a semiconductor substrate having a region thereon containing an oxide;
- (b) securing a first layer of tensile stressed TiW directly to said oxide;
- (c) securing a second layer of compressive stressed TiW directly to said first layer of tensile stressed TiW; and
- (d) securing a third layer of metal taken from the group consisting of gold and aluminum directly to said second layer of compressive stressed TiW.
- 2. The method of claim 1 wherein said metal is gold.
- 3. The method of claim 1 wherein the tensile stress of said first layer is about 1.1.times.10.sup.10 dynes/centimeter.sup.2 when the compressive stress of said second layer is about 1.0.times.10.sup.10 dynes/centimeter.sup.2 or the tensile stress of said first layer is about 2.1.times.10.sup.10 dynes/cm.sup.2 and the compressive stress of said second layer is about 2.0.times.10.sup.10 dynes/cm.sup.2 with the stress at the interface of said first and second layers being about 1.times.10.sup.9 dynes/cm.sup.2 tensile in either case.
- 4. The method of claim 2 wherein the tensile stress of said first layer is about 1.1.times.10.sup.10 dynes/centimeter.sup.2 when the compressive stress of said second layer is about 1.0.times.10.sup.10 dynes/centimeter.sup.2 or the tensile stress of said first layer is about 2.1.times.10.sup.10 dynes/cm.sup.2 and the compressive stress of said second layer is about 2.0.times.10.sup.10 dynes/cm.sup.2 with the stress at the interface of said first and second layers being about 1.times.10.sup.9 dynes/cm.sup.2 tensile in either case.
- 5. The method of claim 1, further including the steps of forming a via containing an insulating layer therein on said substrate prior to steps (b) through (d), said first, second and third layers extending over said insulating layer and into said via.
- 6. The method of claim 2, further including the steps of forming a via containing an insulating layer therein on said substrate prior to steps (b) through (d), said first, second and third layers extending over said insulating layer and into said via.
- 7. The method of claim 3, further including the steps of forming a via containing an insulating layer therein on said substrate prior to steps (b) through (d), said first, second and third layers extending over said insulating layer and into said via.
- 8. The method of claim 4, further including the steps of forming a via containing an insulating layer therein on said substrate prior to steps (b) through (d), said first, second and third layers extending over said insulating layer and into said via.
- 9. The method of claim 5 wherein said formation of said insulating layer comprises forming a layer of silicon nitride over said substrate; forming a layer of silicon oxide over and contiguous with said silicon nitride and remote from said substrate; said via formed through said layer of silicon nitride and said layer of silicon oxide having a portion of said first layer exposed on the side wall of said via.
- 10. The method of claim 6 wherein said formation of said insulating layer comprises forming a layer of silicon nitride over said substrate; forming a layer of silicon oxide over and contiguous with said silicon nitride and remote from said substrate; said via formed through said layer of silicon nitride and said layer of silicon oxide having a portion of said first layer exposed on the side wall of said via.
- 11. The method of claim 7 wherein said formation of said insulating layer comprises forming a layer of silicon nitride over said substrate; forming a layer of silicon oxide over and contiguous with said silicon nitride and remote from said substrate; said via formed through said layer of silicon nitride and said layer of silicon oxide having a portion of said first layer exposed on the side wall of said via.
- 12. The method of claim 8 wherein said formation of said insulating layer comprises forming a layer of silicon nitride over said substrate; forming a layer of silicon oxide over and contiguous with said silicon nitride and remote from said substrate; said via formed through said layer of silicon nitride and said layer of silicon oxide having a portion of said first layer exposed on the side wall of said via.
- 13. The method of claim 1 wherein the stress at the interface of said first layer and said second layer is about 1.times.10.sup.9 dynes/cm.sup.2 tensile.
- 14. The method of claim 2 wherein the stress at the interface of said first layer and said second layer is about 1.times.10.sup.9 dynes/cm.sup.2 tensile.
- 15. The method of claim 1 wherein the stress at said first layer is about 2.1.times.10.sup.10 dynes/cm.sup.2 tensile and the stress at said second layer is about 2.0.times.10.sup.10 dynes/cm.sup.2 compressive.
- 16. The method of claim 2 wherein the stress at said first layer is about 2.1.times.10.sup.10 dynes/cm.sup.2 tensile and the stress at said second layer is about 2.0.times.10.sup.10 dynes/cm.sup.2 compressive.
- 17. A method of fabricating a contact for a semiconductor integrated circuit which comprises the steps of:
- (a) providing a semiconductor substrate having an oxide region thereon;
- (b) securing a first layer of tensile stressed material which is directly securable to said oxide region to said oxide region;
- (c) securing a second layer of compressive stressed material which is directly securable to said first layer of tensile stressed material and to one of gold and aluminum to said first layer of tensile stressed material; and
- (d) securing a third layer of metal taken from the group consisting of gold and aluminum directly to said second layer of compressive stressed material.
- 18. The method of claim 17 wherein the stress at the interface of said first layer and said second layer is about 1.times.10.sup.9 dynes/cm.sup.2 tensile.
- 19. The method of claim 17 wherein the tensile stress of said first layer is about 1.1.times.10.sup.10 dynes/centimeter.sup.2 when the compressive stress of said second layer is about 1.0.times.10.sup.10 dynes/centimeter.sup.2 or the tensile stress of said first layer is about 2.1.times.10.sup.10 dynes/cm.sup.2 and the compressive stress of said second layer is about 2.0.times.10.sup.10 dynes/cm.sup.2 with the stress at the interface of said first and second layers being about 1.times.10.sup.9 dynes/cm.sup.2 tensile in either case.
Parent Case Info
This application is a continuation of application Ser. No. 07/764,994, pending, filed Sep. 24, 1991, which is a division of Ser. No. 07/078,332, filed Jul. 27, 1987, now U.S. Pat. No. 5,055,908.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3856647 |
Blachman |
Dec 1974 |
|
4436582 |
Saxena |
Mar 1984 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
149173 |
Aug 1985 |
JPX |
Non-Patent Literature Citations (1)
Entry |
M. Hill, "Magnetron Sputtered Titanium-Tungsten Films," Solid State Technology, vol. 23, No. 1, Jan. 1980, pp. 53-59. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
78332 |
Jul 1987 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
764994 |
Sep 1991 |
|