Claims
- 1. A semiconductor construction for controlling a current, comprising:a first semiconductor region of a first conductivity type having a first surface; an island region of a second conductivity type, opposite the first conductivity type, at least partly buried within said first semiconductor region and having a second surface facing said first surface; a contact region of the first conductivity type disposed at said second surface within said island region; and a lateral channel region formed between said first surface and said second surface and forming a part of said first semiconductor region; said channel region forming a part of a current path from or to said contact region; at least one depletion zone for influencing a current within said channel region; and said channel region having one lateral edge reaching to said contact region.
- 2. The semiconductor construction according to claim 1, wherein said first semiconductor region is formed with at least one contact hole extending from said first surface at least as far as said second surface, and a first electrode within said contact hole forms a common ohmic contact to said island region and said contact region.
- 3. The semiconductor construction according to claim 1, wherein said second surface is set back in a region of said contact region relative to a region of said island region adjoining said lateral channel region.
- 4. The semiconductor construction according to claim 1, which comprises a first depletion zone bounding or pinching off said lateral channel region in a vertical direction on a side thereof facing said first surface and a second depletion zone of a p-n junction located between said first semiconductor region and said island region bounding or pinching off said lateral channel region on a side thereof facing said island region.
- 5. The semiconductor construction according to claim 4, wherein said first depletion zone and said contact region overlap in a projection, perpendicularly to said first surface, into a common plane at lateral edges thereof.
- 6. The semiconductor construction according to claim 4, wherein said first depletion zone is a part of a Schottky contact.
- 7. The semiconductor construction according to claim 6, wherein said Schottky contact comprises a control electrode and a region of said first semiconductor region located at said first surface.
- 8. The semiconductor construction according to claim 7, wherein said control electrode of said Schottky contact and a first electrode form a common electrode to said island region and said contact region.
- 9. The semiconductor construction according to claim 4, wherein said first depletion zone is part of an MIS contact.
- 10. The semiconductor construction according to claim 9, wherein said MIS contact comprises a control electrode arranged on an insulation layer on said first surface of said first semiconductor region.
- 11. The semiconductor construction according to claim 10, wherein said insulation layer is an oxide layer.
- 12. The semiconductor construction according to claim 4, wherein said first depletion zone forms a part of a p-n junction formed between said first semiconductor region and said second semiconductor region, said first depletion zone having a conductivity type opposite the conductivity type of said first semiconductor region and being disposed at said first surface within said first semiconductor region.
- 13. The semiconductor construction according to claim 12, wherein said second semiconductor region is electrically insulated at said first surface.
- 14. The semiconductor construction according to claim 12, which comprises a control electrode ohmically connected to said second semiconductor region for controlling an electrical resistance in said lateral channel region.
- 15. The semiconductor construction according to claim 14, wherein said control electrode of said second semiconductor region and said first electrode of said contact region and of said island region are formed as a common electrode.
- 16. The semiconductor construction according to claim 1, which comprises an electrode on a side of said first semiconductor region opposite said first surface.
- 17. The semiconductor construction according to claim 16, wherein a p-n junction is formed between said first semiconductor region and said electrode.
- 18. The semiconductor construction according to claim 1 formed with silicon carbide as semiconductor material.
Priority Claims (1)
Number |
Date |
Country |
Kind |
100 36 208 |
Jul 2000 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of International Application No. PCT/DE01/02640, filed Jul. 13, 2001, which designated the United States and which was not published in English.
US Referenced Citations (7)
Foreign Referenced Citations (8)
Number |
Date |
Country |
196 29 088 |
Jan 1997 |
DE |
196 10 135 |
Jun 1997 |
DE |
0 703 629 |
Mar 1996 |
EP |
0 822 600 |
Feb 1998 |
EP |
9819342 |
May 1998 |
WO |
9907011 |
Feb 1999 |
WO |
0003440 |
Jan 2000 |
WO |
0016403 |
Mar 2000 |
WO |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE01/02640 |
Jul 2001 |
US |
Child |
10/352731 |
|
US |