Claims
- 1. A semiconductor construction, comprising:
- a substrate;
- an electrically insulating layer over the substrate;
- an electrically conductive plug extending through the insulating layer and in electrical connection with the substrate, the electrically conductive plug comprising a composite of inner conductively doped monocrystalline silicon and outer conductively doped polysilicon, the doped monocrystalline silicon and doped polycrystalline silicon joining at an interface which is displaced elevationally outward of the substrate within the electrically insulating layer; and
- wherein the inner monocrystalline silicon has a low to high concentration gradient of conductivity enhancing impurity from proximate the substrate to outwardly therefrom.
- 2. The construction of claim 1 further comprising a diffusion region within the substrate and in electrical connection with the inner monocrystalline silicon.
- 3. The construction of claim 1 further comprising a diffusion region within the substrate and in physical contact with the inner monocrystalline silicon.
- 4. The construction of claim 1 further comprising an electrical node in electrical connection with the inner monocrystalline silicon.
- 5. The construction of claim 1 wherein the substrate comprises monocrystalline silicon.
- 6. The construction of claim 1 wherein:
- the inner conductively doped monocrystalline silicon has a first lateral sidewall;
- the outer conductively doped polysilicon has a first lateral sidewall; and
- the first lateral sidewall is approximately flush with the second lateral sidewall.
- 7. A semiconductor construction comprising:
- a monocrystalline silicon semiconductor substrate having a conductively doped diffusions region provided therein;
- an electrically insulating layer over the substrate;
- an electrically conductive plug extending through the insulating layer and in electrical connection with the monocrystalline silicon substrate, the electrically conductive plugs comprising a composite of inner conductively doped monocrystalline silicon and outer conductively doped polysilicon, the doped monocrystalline silicon and doped polycrystalline silicon joining at an interface which is displaced elevationally outward of the substrate within the electrically insulating layer; and
- wherein the inner monocrystalline silicon has a low to high concentration gradient of conductivity enhancing impurity from proximate the substrate to outwardly therefrom.
- 8. The construction of claim 7 wherein:
- the inner conductively doped monocrystalline silicon has a first lateral sidewall;
- the outer conductively doped polysilicon has a first lateral sidewall; and
- the first lateral sidewall is approximately flush with the second lateral sidewall.
- 9. A semiconductor construction comprising:
- a monocrystalline silicon semiconductor substrate having spaced conductively doped diffusions regions provided therein;
- an electrically insulating layer over the substrate;
- a pair of electrically conductive plugs extending outwardly of the monocrystalline silicon substrate from the diffusion regions through the insulating layer, the electrically conductive plugs comprising a composite of inner conductively doped monocrystalline silicon and outer conductively doped polysilicon, the doped monocrystalline silicon and doped polycrystalline silicon joining at an interface which is displaced elevationally outward of the substrate within the electrically insulating layer; and
- wherein the inner monocrystalline silicon has a low to high concentration gradient of conductivity enhancing impurity from proximate the substrate to outwardly therefrom.
- 10. The construction of claim 9 further comprising a transistor gate, and wherein the diffusion regions are source and drain regions gated by the transistor gate.
RELATED PATENT DATA
The present application is a continuation application of application Ser. No. 08/912,899, now U.S. Pat. No. 5,831,334, which was filed on Aug. 15, 1997, which is a continuation application of application Ser. No. 08/743,502, filed Nov. 4, 1996 (now U.S. Pat. No. 5,677,573), which is a divisional application of application Ser. No. 08/543,705, filed Oct. 16, 1995, (now U.S. Pat. No. 6,637,518).
US Referenced Citations (12)
Foreign Referenced Citations (1)
Number |
Date |
Country |
59-189677A |
Oct 1984 |
JPX |
Non-Patent Literature Citations (3)
Entry |
T.Y. Hsieh et al., "Silicon Homoepitaxy by Rapid Thermal Processing Chemical Vapor Deposition (RTPCVD)--A Review", J. Electrochem. Soc., vol. 138, No. 4, Apr. 1991, pp. 1188-1207. |
Rahat, Ido et al., "Reducing the Temperature of Conventional Silicon Epitaxy for Selective Poly-Epi Growth", J. Electrochem. Soc., vol. 138, No. 8, Aug. 1991, pp. 2370-2374. |
Mazure, Carlos et al., "Facet Engineered Elevated Source/Drain By Selective Si Epitaxy For 0.35 Micron MOSFETS", IEDM, 1992, pp. 853-856. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
543705 |
Oct 1995 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
912899 |
Aug 1997 |
|
Parent |
743502 |
Nov 1996 |
|