Claims
- 1. A semiconductor device having a reduced surface field strength type MOS transistor comprising:
a semiconductor layer of a first conductivity type; a first well of a second conductivity type formed on said semiconductor layer; a second well of a first conductivity type formed in said first well to be shallower than said first well; a source region, a channel region and a drain region formed in said second well; and a gate electrode disposed on said channel region, so that said second well serves as a drift region, wherein, when a voltage for causing said MOS transistor to come into a non-actuating condition is applied to said gate electrode and a high voltage exceeding a given value is applied to said drain region, a current-carrying path is made to extend from said second well through said first well and said semiconductor layer.
- 2. A device as defined in claim 1, wherein said source region and the semiconductor layer are set to be equal in electric potential to each other.
- 3. A device as defined in claim 1 or 2, wherein a parasitic bipolar transistor is formed among said second well, said first well and said semiconductor layer to establish said current-carrying path.
- 4. A device as defined in claim 1 or 2, wherein a punchthrough occurs between said second well and said semiconductor layer to establish said current-carrying path.
- 5. A device as defined in any one of claims 1 to 4, wherein a base is formed to include said source region and to reach said first well.
- 6. A semiconductor device including a MOS transistor having a source region, a channel region and a drain region so that a gate electrode is provided on said channel region and a drift region is established between said channel region and said drain region, wherein a first conductive type semiconductor layer bears a second conductive type first well and a second well of a first conductivity type is formed in said first well to be shallower than said first well, and said drift region and said drain region are formed in at least said second well, and further said source region and said semiconductor region are set to be equal in electric potential to each other.
- 7. A semiconductor device in which an N-type first semiconductor layer is divided into first and second element areas so that a reduced surface field strength type MOS transistor is formed in said first element area while a bipolar transistor is formed in said second element area in a state that said first semiconductor layer serves as its collector layer, wherein in said first element area, a P-type first well is formed in said first semiconductor layer, an N-type second well is formed in said first well to be shallower than said first well, a source region, a channel region and a drain region are formed in said second well, and a gate electrode is located on said channel region, so that said reduced surface field strength type MOS transistor is made in a state that said second well acts as a drift region, and a vertical type parasitic bipolar transistor comprising said N-type first semiconductor layer, said P-type first well and said N-type second well come into an activated state in response to a reverse voltage applied thereto.
- 8. A device as defined in claim 7, wherein an N-type second semiconductor layer is formed under said first semiconductor layer and an N-type deep layer is formed which extends from a surface of a substrate to said second semiconductor layer, and further said source region and said first semiconductor layer are set to be equal in electric potential to each other by setting the electric potential through said deep layer and said second semiconductor layer.
- 9. A method of manufacturing a semiconductor device so that in a semiconductor substrate including an N-type semiconductor layer divided into first and second element areas a reduced surface field strength type MOS is formed in said first element area while a bipolar transistor is formed in said second element area, comprising the steps of:
performing ion-implantation for said semiconductor layer to form a P-type first well and an N-type second well; performing simultaneous diffusion to form said first well and to form said second well in said first so that it is shallower than said first well; forming a source region, a channel region and a drain region within said second well; forming a gate electrode on said channel region, so that said MOS transistor is produced in a state that said second well serves as a drift region; and producing said bipolar transistor in said second element area in a state that said semiconductor layer acts as a collector layer.
- 10. A semiconductor device in which an element region, surrounded by an insulating film to be insulation-separated, is formed in a main surface side of a semiconductor substrate and a semiconductor element for driving a load is formed in said element region, wherein an electric potential fixing region surrounding said semiconductor element is formed between said semiconductor element and said insulating film.
- 11. A semiconductor device in which an MOS transistor is produced in such a manner that a source region, a channel region and a drain region are formed in a semiconductor layer and a gate electrode is provided on said channel region and said semiconductor layer serves as a drift region, and said MOS transistor is provided in an element region defined in a main surface side of a semiconductor substrate to be surrounded by an insulating film to be insulated and separated, wherein an electric potential fixing region, which surrounds said MOS transistor, is defined between said MOS transistor and said insulating film.
- 12. A device as defined in claim 10 or 11, wherein said insulating film is composed of a first insulating film section for insulating and separating said semiconductor substrate in vertical directions and a second insulating film section for insulating and separating said semiconductor substrate in horizontal directions, and said electric potential fixing region comprises an electric potential fixing layer formed on said first insulating film section and a deep diffused layer formed between said electric potential fixing layer and said main surface side of said semiconductor substrate.
- 13. A semiconductor device in which a reduced surface field strength type MOS transistor is produced in such a manner that a first well of a second conductivity type is formed in a first semiconductor layer of a first conductivity type, a second well of a first conductivity type is formed in said first well, and further a source region, a channel region and a drain region are formed in said second well and still further a gate electrode is provided on said channel region, so that said second well serves as a drift region, and said MOS transistor is located in an element region surrounded by an insulating film in a main surface side of a semiconductor substrate to be insulated and separated, wherein an electric potential fixing region surrounding said MOS transistor is formed between said MOS transistor and said insulating film.
- 14. A device as defined in claim 13, wherein said insulating film is composed of a first insulating film section for insulating and separating said semiconductor substrate in vertical directions of said semiconductor substrate and a second insulating film section for insulating and separating said semiconductor substrate in horizontal directions thereof, and said electric potential fixing region comprises a second semiconductor layer of a first conductivity type formed on said first insulating film section and a deep diffused layer of a first conductivity type made between said second semiconductor layer and said main surface side of said semiconductor substrate.
- 15. A device as defined in claim 13 or 14, wherein a semiconductor region of a second conductivity type for fixing an electric potential of said first well to a source electric potential is formed between said first well and said main surface side of said semiconductor substrate.
- 16. A device as defined in claim 12 or 14, wherein said load connected to said drain region of said MOS transistor is driven by a low side switch type that said deep diffused layer is coupled through an electrode to a ground.
- 17. A device as defined in claim 12 or 14, wherein said load connected to said source region of said MOS transistor is driven by a high side switch type that said deep diffused layer is coupled through an electrode to a power supply.
- 18. A semiconductor device in which a plurality of element regions, each surrounded by an insulating film to be insulation-separated, is formed in a main surface side of a semiconductor substrate and a semiconductor element for driving a load is formed in one of said element regions, wherein an electric potential fixing region surrounding said semiconductor element is formed between said semiconductor element and said insulating film.
- 19. A device as defined in claim 18, wherein said semiconductor element is an MOS transistor produced in such a manner that a source region, a channel region and a drain region are formed in a semiconductor layer and a gate electrode is provided on said channel region so that said semiconductor layer serves as a drift region.
- 20. A device as defined in claim 19, wherein said insulating film is composed of a first insulating film section for insulating and separating said semiconductor substrate in vertical directions and a second insulating film section for insulating and separating said semiconductor substrate in horizontal directions, and said electric potential fixing region comprises an electric potential fixing layer formed on said first insulating film section and a deep diffused layer formed between said electric potential fixing layer and said main surface side of said semiconductor substrate.
- 21. A device as defined in claim 18, wherein said semiconductor element is a reduced surface field strength type MOS transistor produced in such a manner that a first well of a second conductivity type is formed in a first semiconductor layer of a first conductivity type, a second well of a first conductivity type is formed in said first well, and further a source region, a channel region and a drain region are formed in said second well and still further a gate electrode is provided on said channel region, so that said second well serves as a drift region.
- 22. A device as defined in claim 21, wherein said insulating film is composed of a first insulating film section for insulating and separating said semiconductor substrate in vertical directions and a second insulating film section for insulating and separating said semiconductor substrate in horizontal directions, and said electric potential fixing region comprises a second semiconductor layer of a first conductivity type formed on said first insulating film section and a deep diffused layer of a first conductivity type made between said second semiconductor layer and said main surface side of said semiconductor substrate.
- 23. A device as defined in claim 21 or 22, wherein a semiconductor region of a second conductivity type for fixing an electric potential of said first well to a source electric potential is formed between said first well and said main surface side of said semiconductor substrate.
- 24. A device as defined in any one of claims 19 to 23, wherein said electric potential fixing region is connected to a power supply, and said MOS transistor drives said load in a high side switch type.
- 25. A device as defined in any one of claims 19 to 23, wherein said electric potential fixing region is connected to a ground, and said MOS transistor drives said load in a low side switch type.
- 26. A device as defined in any one of claims 19 to 23, wherein an electrode pattern connected to said electric potential fixing region is electrically coupled to a pad connected to a power supply and further to a pad connected to the ground so that one of the connections between said electrode pattern and both said pads is broken to allow said MOS transistor to drive said load in one of a low side switch type and a high side switch type.
- 27. A device as defined in any one of claims 19 to 23, wherein an electrode pad connected to said electric potential fixing region is wire-bonded to one of a pad connected to a power supply and a pad connected to a ground so that said MOS transistor drives said load in one a low side switch type and a high side switch type.
- 28. A device as defined in claim 26 or 27, wherein said pad connected to said power supply is one of a drain pad and a source pad of said MOS transistor, while said pad connected to the ground is the other pad.
- 29. A device as defined in any one of claims 19 to 23, wherein transistors are provided to couple an electric potential of said electric potential fixing region to one of a power supply and a ground so that said MOS transistor drives said load in one of a low side switch type and a high side switch type.
- 30. A lateral power MOS transistor in which first and second conductive well regions are respectively formed outside and inside by double diffusion in a surface layer of a semiconductor substrate and a number of source cells and drain cells are formed on a surface of said semiconductor substrate, wherein on said semiconductor substrate a surface section of said second conductive well region adjacent to said source and drain cells is connected as a surge current absorption section to a drain terminal, and a surface section of said first conductive well region adjacent to said surge current absorption section is connected as a surge current draw section to a source terminal, with a resistance between said surge current absorption section and said surge current draw section being set to be lower than a resistance between said source and drain cells and said surge current absorption section.
- 31. A transistor as defined in claim 30, wherein a second conductive impurity diffusion region is formed in said surge current absorption section in said second conductive well region to have an impurity concentration higher than that of said second conductive well region and a depth greater than that of a second conductive impurity diffusion region of said drain cells, thereby attaining a break voltage lower than an element breakdown voltage.
- 32. A lateral power MOS transistor in which first and second conductive well regions are respectively formed outside and inside by double diffusion in a surface layer of a semiconductor substrate and a number of source cells and drain cells are formed on a surface of said semiconductor substrate, wherein a second conductive deep semiconductor region extending from a surface side of said semiconductor substrate in a direction of its depth is scatteringly formed in the interior of a formation area of said source and drain cells, and a surge current path is formed through the use of said deep semiconductor region.
- 33. A lateral power MOS transistor in which first and second conductive well regions are respectively formed outside and inside by double diffusion in a surface layer of a semiconductor substrate and a number of source cells and drain cells are formed on a surface of said semiconductor substrate, wherein a second conductive semiconductor buried layer is formed under said first conductive well region of said semiconductor substrate, and a second conductive deep semiconductor region extending from a surface side of said semiconductor substrate in a direction of its depth to reach said semiconductor buried layer is scatteringly formed in the interior of a formation area of said source and drain cells, and a surge current path is formed through the use of said semiconductor buried layer and said deep semiconductor region.
- 34. A transistor as defined in claim 32 or 33, wherein said deep semiconductor region is disposed around said source and drain cell formation area divided into a plurality blocks.
- 35. A transistor as defined in claim 32 or 33, wherein said deep semiconductor region is disposed in said source and drain cell formation area to assume an island-like configuration.
- 36. A transistor as defined in claim 32 or 33, wherein said source and drain cell formation area is interposed between said deep semiconductor regions and has a width below 200 mm.
- 37. A transistor as defined in claim 32 or 33, wherein said deep semiconductor regions have a plane structure to produce a band-like configuration and are disposed to extend in parallel to each other at a given interval in said source and drain cell formation area.
Priority Claims (4)
Number |
Date |
Country |
Kind |
7-297148 |
Nov 1995 |
JP |
|
8-8699 |
Jan 1996 |
JP |
|
8-250299 |
Sep 1996 |
JP |
|
8-211675 |
Aug 1996 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation-in-part of Nakayama et al. application Ser. No. (not known), filed Nov. 15, 1996, entitled “Semiconductor Device and Manufacturing Method thereof”.
Continuations (1)
|
Number |
Date |
Country |
Parent |
08834386 |
Apr 1997 |
US |
Child |
09945621 |
Sep 2001 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08748896 |
Nov 1996 |
US |
Child |
08834386 |
Apr 1997 |
US |