This invention is based on Japanese Patent Application No. 2003-344170, the content of which is incorporated herein by reference in its entirety.
1. Field of the Invention
This invention relates to a semiconductor device and its manufacturing method, specifically to a MOS transistor having a salicide (self aligned silicide) structure and its manufacturing method.
2. Description of the Related Art
A silicide structure as well as a salicide structure has been used to reduce gate resistance and source-drain resistance of a MOS transistor in order to enhance speed of the MOS transistor.
A gate electrode 52 is formed on an N-type silicon substrate 50 through a gate insulation film 51. A sidewall spacer insulation film 53 is formed on a sidewall of the gate electrode 52. A source layer 54 made of a P−-type diffusion layer 54a and a P+-type diffusion layer 54b and a drain layer 55 made of a P−-type diffusion layer 55a and a P+-type diffusion layer 55b are formed.
Titanium silicide (TiSix) layers 56a, 56b and 56c are formed on the gate electrode 52 and the P+-type diffusion layers 54b and 55b, respectively.
A gate electrode 62 is formed on the N-type silicon substrate 50 through a gate insulation film 61, as shown in
The P+-type diffusion layers 64b and 65b are located away from the gate electrode 62 and the sidewall spacer insulation film 63, while the P−-type diffusion layers 64a and 65a are located adjacent the gate electrode 62. This structure relaxes electric field concentration in the source layer and the drain layer and provides a higher withstand voltage than the transistor structure shown in
A titanium silicide layer 66a is formed on the gate electrode 62, a titanium silicide layer 66b is formed on the P−-type diffusion layer 64a and the P+-type diffusion layer 64b, and a titanium silicide layer 66c is formed on the P−-type diffusion layer 65a and the P+-type diffusion layer 65b.
Further description on a MOS transistor having a silicide structure is found, for example, in Japanese Patent Application Publication No. 2002-353330.
Since the P+-type diffusion layers 64b and 65b are located away from the gate electrode 62 in the structure of the MOS transistor shown in
The invention provides a semiconductor device that includes a semiconductor substrate, a gate electrode disposed on the semiconductor substrate, a sidewall spacer insulation film formed on a sidewall of the gate electrode, a low concentration diffusion layer formed in a surface of the semiconductor substrate adjacent the gate electrode, a high concentration diffusion layer formed in the surface of the semiconductor substrate away from the sidewall spacer insulation film, a first metal silicide layer formed on the gate electrode, and a second metal silicide layer formed on the high concentration diffusion layer such that the second metal silicide layer is not in contact with the low concentration layer.
Next, semiconductor devices and their manufacturing method according to the embodiments of this invention will be explained referring to the figures hereinafter.
A first embodiment of this invention will be explained referring to
Next, P−-type diffusion layers 4a and 4b are formed adjacent the gate electrode 3 in a surface of the N-type silicon substrate 1, as shown in
Next, sidewall spacer insulation films 5 are formed on both sides of the gate electrode 3, as shown in
Next, high concentration P-type impurity ions such as boron are implanted into the surface of the N-type silicon substrate 1 to form P+-type diffusion layers 6a and 6b, as shown in
In a subsequent process, a silicide block layer 7 made of silicon oxide film, for example, is deposited on the entire surface as shown in
Next, a titanium layer 8 is formed by sputtering titanium (Ti) on the entire surface, as shown in
In subsequent heat treatment, portions of the titanium layer 8 contacting the gate electrode 8 and the P+-type diffusion layers 6a and 6b are changed into silicide, forming a titanium silicide layer 9a on the surfaces of the gate electrode 3 and forming titanium silicide layers 9b and 9c on the surfaces of the P+-type diffusion layers 6a and 6b, respectively, as shown in
Then the rest of the titanium layer 8, which is on the silicide block layer 7 and not changed into silicide, is removed by wet-etching, as shown in
Next, a second embodiment of this invention will be explained referring to
Then the titanium layer 10 is selectively etched to leave a titanium layer 10a on the gate electrode 3 and titanium layers 10a and 10b on the P+-type diffusion layers 6a and 6b. The rest of the titanium layer 10 is removed, as shown in
As the silicide block layer 7 in the first embodiment, material other than the silicon oxide film such as a silicon nitride film may be used. Also, other refractory metals may be used instead of titanium in the first and the second embodiments. Furthermore, although a P-channel MOS transistor is used as an example in the explanations of the first and the second embodiments, this invention may be applied to an N-channel MOS transistor as well. Although both of the source layer and the drain layer have the P−-type diffusion layer in the first and the second embodiments, only one of the source layer and the drain layer may have the P−-type diffusion layer.
Junction leakage in a medium voltage MOS transistor having the silicide structure can be prevented according to this embodiment. As a result, medium voltage MOS transistors and small dimension MOS transistors having a salicide structure can be integrated into a single chip.
Number | Date | Country | Kind |
---|---|---|---|
2003-344170 | Oct 2003 | JP | national |