The present invention relates to a semiconductor device and a manufacturing method thereof, and more particularly to a semiconductor device and a manufacturing method thereof for mitigating a row hammer effect.
Generally, dynamic random access memory (DRAM) unit formed of a transistor and a capacitor can store electric charges through the capacitor, so that required data can be recorded. As applications of the DRAM increase, size of the DRAM is to be continuously downsized to improve integrality of the DRAM, operating speed of device, and capacity of the DRAM and meet the consumer requirement to miniaturization of the electronic device.
However, when the size of memory is smaller, density of word lines used as gate is higher, which results in a row hammer issue. That is to say, since there are defects between silicon substrate and oxide layer that would capture electric charges, these captured electric charges would easily become leakage current crossing adjacent word lines when the memory is repeatedly read and write, thereby resulting in data errors of the memory cell. Especially, an active region near a word line in an insulation structure is near a storage node, so the electric charges are more easily accumulated in the defects between the active region and the insulation structure. Accordingly, these captured electric charges cross the adjacent word lines to flow into a bit line when repeatedly reading and writing, thereby generating data errors.
It is therefore one of objectives of the present invention to provide a semiconductor device and a manufacturing method thereof in order to prevent the row hammer effect and reduce data errors.
An embodiment of the present invention provides a semiconductor device including a substrate, two first doped regions, a word line structure, and two source/drain regions. The substrate includes an active region, an isolation structure and a word line trench, in which the isolation structure surrounds the active region, the word line trench penetrates through the active region, and the active region has a first conductivity type complementary to a second conductivity type. The first doped regions are disposed in the active region and respectively at two sides of the word line trench, each first doped region and a bottom surface of the word line trench are located at a same level, and each first doped region comprises dopants of the first conductivity type or intrinsic semiconductor dopants. The word line structure is disposed in the word line trench. The source/drain regions are disposed in the active region and respectively on the first doped regions at the two sides of the word line trench, in which the source/drain regions have the second conductivity type.
An embodiment of the present invention provides a manufacturing method of a semiconductor device. First, a substrate is provided. The substrate includes an active region and an isolation structure, the isolation structure surrounds the active region, and the active region has a first conductivity type complementary to a second conductivity type. Then, a word line trench penetrating the active region is formed on the substrate. Thereafter, two first doped regions are formed in the active region and respectively at two side of the word line trench. Each first doped region and a bottom surface of the word line trench are located at a same level, and each first doped region includes dopants of the first conductivity type or intrinsic semiconductor dopants.
In the semiconductor device of the present invention, through forming the first doped region including dopants of the first conductivity type or intrinsic semiconductor dopants in the active region under each source/drain region, the ability of the carriers of the second conductivity type penetrating through the first doped regions can be reduced, and the carriers of the second conductivity type limited in the defects between the active regions and the isolation structure can be lowered to flow to the bit lines or other storage nodes, so as to mitigate the occurrence of the row hammer effect.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Refer to
Then, as shown in
Subsequently, as shown in
In this embodiment, the dopants are not the second conductivity type, so that carrier concentration of the second conductivity type complementary to the first conductivity type of each first doped region 110 may be less than carrier concentration of the second conductivity type of each active region AR, thereby reducing ability of carriers of the second conductivity type to penetrate through the first doped regions 110. For example, the dopants may be the first conductivity type, and when the first conductivity type is p type, the dopants may be for example boron, aluminum, gallium or indium. When the first conductivity type is n type, the dopants may be for example phosphorous, arsenic or antimony. Since each first doped region 110 includes the dopants of the first conductivity type, the doping concentration of each first doped region 110 may be greater than the doping concentration of each active region AR. In another embodiment, the dopants included in each first doped region 110 may be intrinsic semiconductor dopants, such as carbon, silicon or germanium. Although the doping concentration of each first doped region 110 of the first conductivity type formed by the intrinsic semiconductor dopants is less than the doping concentration of each active region AR of the first conductivity type, the intrinsic semiconductor dopants can reduce ability of the carriers of the second conductivity type to penetrate through the first doped regions 110.
While forming the first doped regions 110, the word line trenches WLT are not filled with any materials, so the ion implantation process may also form a second doped region 112 in the substrate 102 under each word line trench WLT at the same time as forming the first doped regions 110. Accordingly, an area formed by the first doped regions 110 and the second doped region 112 corresponding to the same active region AR in a vertical projection direction Z is the same as an area of the corresponding active region AR. The vertical projection direction Z is defined to be perpendicular to the level defined as mentioned above. Since the first doped regions 110 and the second doped regions 112 are formed by the same ion implantation process and the same annealing process, each second doped region 112 and each first doped region 110 include the same dopants of the first conductivity type, and the spacing between each second doped region 112 and each second bottom surface B2 of each word line trench WLT may be substantially the same as the spacing between each first doped region and the top surface of the protection layer 108. For example, the level of the bottom surface of the isolation structure 104 may be between each second doped region 112 and each first doped region 110. In another embodiment, each second doped region 112 may include intrinsic semiconductor dopants.
Thereafter, as shown in
It should be noted that in the semiconductor device 100 of this embodiment, since each first doped region 110 is formed in the active region AR under each source/drain region SD and includes dopants of not second conductivity type, the carrier concentration of the second conductivity type of each first doped region 110 can be less than the carrier concentration of the second conductivity type of each active region AR. By doing so, the ability of the carriers of the second conductivity type to penetrate through the first doped regions 110 can be reduced, and the carriers of the second conductivity type limited in the defects between the active regions AR and the isolation structure 104 can be lowered to flow to the bit lines or other storage nodes, so as to mitigate the occurrence of the row hammer effect.
In another embodiment, before forming the word line trenches WLT, each active region AR may have no third doped region formed therein, so the source/drain regions SD are not formed before forming the word line structures WLS, and the source/drain regions SD are formed in the active regions AR and respectively on the first doped regions 110 at two sides of the word line trenches WLT by another ion implantation process and another annealing process after the word line structures WLS are formed.
The semiconductor device and the manufacturing method thereof of the present invention are not limited to the above-mentioned embodiment. The following description continues to detail the other embodiments, and in order to simplify and show the difference between the other embodiments and the above-mentioned embodiment, the same numerals denote the same components in the following description, and the same parts are not detailed redundantly.
Refer to
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
201710019383.0 | Jan 2017 | CN | national |