The disclosure relates to a semiconductor integrated circuit, and more particularly to a semiconductor device having a fin structure and its manufacturing process.
As the semiconductor industry has progressed into nanometer technology process nodes in pursuit of higher device density, higher performance, and lower costs, challenges from both fabrication and design issues have resulted in the development of three-dimensional designs, such as a fin field effect transistor (Fin FET). Fin FET devices typically include semiconductor fins with high aspect ratios and in which channel and source/drain (S/D) regions of semiconductor transistor devices are formed. A gate is formed over and along the sides of the fin structure (e.g., wrapping) utilizing the advantage of the increased surface area of the channel and S/D regions to produce faster, more reliable and better-controlled semiconductor transistor devices. In some devices, strained materials in S/D portions of the Fin FET utilizing, for example, silicon germanium (SiGe), silicon carbide (SiC), and/or silicon phosphide (SiP) may be used to enhance carrier mobility.
The present disclosure is best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale and are used for illustration purposes only. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
It is to be understood that the following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific embodiments or examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, dimensions of elements are not limited to the disclosed range or values, but may depend upon process conditions and/or desired properties of the device. Moreover, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the first and second features, such that the first and second features may not be in direct contact. Various features may be arbitrarily drawn in different scales for simplicity and clarity.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly. In addition, the term “made of” may mean either “comprising” or “consisting of.”
As noted above, a gate is formed over and along the sides of the fin structure (e.g., wrapping) utilizing the advantage of the increased surface area of the channel and S/D regions to produce faster, more reliable and better-controlled semiconductor transistor devices. One process of implementing the gate is termed a “gate last” or “replacement gate” methodology. In such a process, a dummy (e.g., polysilicon) gate is initially formed, various processes associated with the semiconductor device are performed, and the dummy gate is subsequently removed and replaced with a gate (e.g., metal gate). During the process of removing the dummy gate, a region in spacer dielectric regions below spacer elements adjacent the dummy gate may be narrowed. Strained materials in S/D portions may be removed due to the narrower region of spacer dielectric regions, thus creating gate to S/D encroachment and poor isolation.
As shown in
A fin structure 12 includes a first fin structure 121 corresponding to a core region and a second fin structure 122 corresponding to a peripheral region. Although the first fin structure 121 and the second fin structure 122 are disposed adjacent each other (as part of the same fin structure 12) in
Alternatively, the substrate 10 may comprise another elementary semiconductor, such as germanium; a compound semiconductor including IV-IV compound semiconductors such as SiC and SiGe, III-V compound semiconductors such as GaAs, GaP, GaN, InP, InAs, InSb, GaAsP, AlGaN, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; or combinations thereof. In one embodiment, the substrate 10 is a silicon layer of an SOI (silicon-on insulator) substrate. When an SOI substrate is used, the fin structure may protrude from the silicon layer of the SOI substrate or may protrude from the insulator layer of the SOI substrate. In the latter case, the silicon layer of the SOI substrate is used to form the fin structure. Amorphous substrates, such as amorphous Si or amorphous SiC, or insulating material, such as silicon oxide may also be used as the substrate 10. The substrate 10 may include various regions that have been suitably doped with impurities (e.g., p-type or n-type conductivity).
In this embodiment, a bulk silicon wafer is used as a starting material and constitutes the substrate 10. However, in some embodiments, other types of substrate may be used as the substrate 10. For example, a silicon-on-insulator (SOI) wafer may be used as a starting material, and the insulator layer of the SOI wafer constitutes the substrate 10 and the silicon layer of the SOI wafer is used for the fin structure 12.
The pad oxide layer may be formed by using thermal oxidation or a CVD process. The silicon nitride mask layer may be formed by a physical vapor deposition (PVD), such as a sputtering method, a CVD, plasma-enhanced chemical vapor deposition (PECVD), an atmospheric pressure chemical vapor deposition (APCVD), a low-pressure CVD (LPCVD), a high density plasma CVD (HDPCVD), an atomic layer deposition (ALD), and/or other processes.
The thickness of the pad oxide layer is in a range of about 2 nm to about 15 nm and the thickness of the silicon nitride mask layer is in a range of about 2 nm to about 50 nm in some embodiments. A mask pattern is further formed over the mask layer. The mask pattern is, for example, a resist pattern formed by lithography operations.
By using the mask pattern as an etching mask, a hard mask pattern of the pad oxide layer and the silicon nitride mask layer is formed. The width of the hard mask pattern is in a range of about 5 nm to about 40 nm in some embodiments. In certain embodiments, the width of the hard mask patterns is in a range of about 7 nm to about 12 nm.
By using the hard mask pattern as an etching mask, the substrate 10 is patterned into fin structure 12 by trench etching using a dry etching method and/or a wet etching method. A height (Ht) of the fin structure 12 is in a range of about 20 nm to about 300 nm. In certain embodiments, the height is in a range of about 30 nm to about 150 nm. When the heights of the fin structures are not uniform, the height from the substrate may be measured from the plane that corresponds to the average heights of the fin structures. The width of the fin structure 12 is in a range of about 5 nm to 15 nm.
As shown in
After forming the fin structure, an isolation insulating layer 11 is formed over the fin structure 12. The isolation insulating layer 11 includes one or more layers of insulating materials such as silicon oxide, silicon oxynitride or silicon nitride, formed by LPCVD (low pressure chemical vapor deposition), plasma-CVD or flowable CVD. In the flowable CVD, flowable dielectric materials instead of silicon oxide are deposited. Flowable dielectric materials, as their name suggests, can “flow” during deposition to fill gaps or spaces with a high aspect ratio. Usually, various chemistries are added to silicon-containing precursors to allow the deposited film to flow. In some embodiments, nitrogen hydride bonds are added. Examples of flowable dielectric precursors, particularly flowable silicon oxide precursors, include a silicate, a siloxane, a methyl silsesquioxane (MSQ), a hydrogen silsesquioxane (HSQ), an MSQ/HSQ, a perhydrosilazane (TCPS), a perhydro-polysilazane (PSZ), a tetraethyl orthosilicate (TEOS), or a silyl-amine, such as trisilylamine (TSA). These flowable silicon oxide materials are formed in a multiple-operation process. After the flowable film is deposited, it is cured and then annealed to remove undesired element(s) to form silicon oxide. When the undesired element(s) are removed, the flowable film densifies and shrinks. In some embodiments, multiple anneal processes are conducted.
The flowable film is cured and annealed more than once. The flowable film may be doped with boron and/or phosphorous. The isolation insulating layer 11 may be formed by one or more layers of SOG, SiO, SiON, SiOCN and/or fluoride-doped silicate glass (FSG) in some embodiments.
After forming the isolation insulating layer 11 over the fin structure 12, a planarization operation is performed so as to remove part of the isolation insulating layer 11 and the mask layer (the pad oxide layer and the silicon nitride mask layer). The planarization operation may include a chemical mechanical polishing (CMP) and/or an etch-back process. Then, the isolation insulating layer 11 is further removed so that an upper part of the fin structure 12, which is to become a channel layer 12A, is exposed, as shown in
In certain embodiments, the partially removing of the isolation insulating layer 11 may be performed using a wet etching process, for example, by dipping the substrate in hydrofluoric acid (HF). In other embodiments, the partially removing the isolation insulating layer 11 may be performed using a dry etching process. For example, a dry etching process using CHF3 or BF3 as etching gases may be used.
After forming the isolation insulating layer 11, a thermal process, for example, an anneal process, may be performed to improve the quality of the isolation insulating layer 11. In certain embodiments, the thermal process is performed by using rapid thermal annealing (RTA) at a temperature in a range of about 900° C. to about 1050° C. for about 1.5 seconds to about 10 seconds in an inert gas ambient, such as an N2, Ar or He ambient.
First dummy gate structure 60 and second dummy gate structure 60B are formed as shown in
A dielectric layer 20 and a poly silicon layer are formed over the isolation insulating layer 11 and the exposed fin structure 12, and then patterning operations are performed so as to obtain a first dummy gate structure 60 and a second dummy gate structure 60B. The first dummy gate structure 60 includes a first dummy gate electrode layer 50 made of poly silicon and a dummy gate dielectric region 20A. The second dummy gate 60B includes a second dummy gate electrode layer 50B made of poly silicon and a dummy gate dielectric region 20B.
The patterning of the poly silicon layer in the first dummy gate structure 60 is performed by using a hard mask 32 including two layers 30, 40 in some embodiments. In some embodiments, the first layer 30 may be a silicon oxide layer and the second layer 40 may be a silicon nitride layer. In other embodiments, the first layer 30 may be a silicon nitride layer and the second layer 40 may be a silicon oxide layer. The patterning of the poly silicon layer in the second dummy gate structure 60B is also performed by using a hard mask 32B including a silicon nitride layer 40B and a silicon oxide layer 30B in some embodiments. In other embodiments, the order of the silicon nitride and silicon oxide layers may be reversed.
The dummy gate dielectric layer 20 may be silicon oxide formed by thermal oxidation, CVD, PVD, ALD, e-beam evaporation, or other suitable process. In some embodiments, the dielectric layer 20 may include one or more layers of high-k dielectrics, such as hafnium oxide (HfO2). High-k dielectrics comprise metal oxides. Examples of metal oxides used for high-k dielectrics include oxides of Li, Be, Mg, Ca, Sr, Sc, Y, Zr, Hf, Al, La, Ce, Pr, Nd, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, and/or mixtures thereof. In some embodiments, a thickness of the gate dielectric layer 20 is in a range of about 3 nm to about 4 nm. That is, the height (H) of the dummy gate dielectric region 20A is in a range of about 3 nm to about 4 nm. The dummy gate dielectric region 20A is defined by a first sidewall and a second sidewall of the first dummy gate structure 60, and the first sidewall and second sidewall extend substantially perpendicular to a top surface of the dielectric layer 20. That is, the width (W2) of the dummy gate dielectric region 20A is the same as the width (W1) of the dummy gate electrode layer 50.
In some embodiments, the first and second dummy gate electrode layers 50, 50B may comprise a single layer or multilayer structure. The first and second dummy gate electrode layers 50, 50B may include polysilicon and/or other suitable layers. The first and second dummy gate electrode layers 50, 50B may be formed by depositing a layer of polysilicon. The layer of polysilicon may then be patterned and etched into a polysilicon gate electrode. The first and second dummy gate electrode layers 50, 50B may be formed using a suitable process such as ALD, CVD, PVD, plating, patterning or combinations thereof. In the present embodiment, the width of the first and second dummy gate electrode layer 50, 50B is in the range of about 20 nm to about 300 nm. In some embodiments, a thickness of the first and second dummy gate electrode layer 50, 50B is in a range of about 25 nm to about 240 nm. The width (W3) of the second dummy gate electrode layer 50B is greater than that of the first dummy gate electrode layer 50 in some embodiments.
As shown in
As shown in
In some embodiments, the spacer elements 71A and 71B are formed in accordance with the details described with reference to the spacer elements 70A and 70B, respectively. In some embodiments, the spacer elements 71A and 71B are simultaneously formed by the same operations as the spacer elements 70A and 70B. Spacer elements 71A and 71B are disposed adjacent both major vertical sides of the second dummy gate structure 60B, such as a third sidewall 61S1 and a fourth sidewall 61S2, respectively. Spacer elements 71A and 71B are disposed facing source region 80C and drain region 80D, respectively.
A spacer dielectric region 22A is defined by a first sidewall and a second sidewall of the spacer element 70A, and the first sidewall and second sidewall extend substantially perpendicular to a top surface of the spacer dielectric region 22A. A spacer dielectric region 22B, is defined by a first sidewall and a second sidewall of the spacer element 70B, and the first sidewall and second sidewall extend substantially perpendicular to a top surface of the spacer dielectric region 22B. That is, the width of the spacer dielectric region 22A or 22B is equal to or less than the width of the spacer element 70A or 70B, respectively.
Similarly, a spacer dielectric region 22C is defined by a first sidewall and a second sidewall of the spacer element 71A, and the first sidewall and second sidewall extend substantially perpendicular to a top surface of the spacer dielectric region 22C. A spacer dielectric region 22D is defined by a first sidewall and a second sidewall of the spacer element 71B, and the first sidewall and second sidewall extend substantially perpendicular to a top surface of the spacer dielectric region 22D. That is, the width of the spacer dielectric region 22C or 22D is equal to or less than the width of the spacer element 71A or 71B, respectively.
The first fin structure 121 and the second fin structure 122 in
As shown in
As shown in
In some embodiments, additional spacer element layers 71C and 71D are formed in accordance with the details described with reference to the additional spacer element layers 70C and 70D, respectively. In some embodiments, the additional spacer element layers 71C and 71D are formed by the same operations as the additional spacer element layers 70C and 70D.
In some embodiments, an inter-layer dielectric (ILD) layer 90 may be formed over a portion of the channel layer 12A, the source regions 80A, 80C and the drain regions 80B, 80D. The ILD layer 90 may be formed by chemical vapor deposition (CVD), high density plasma CVD (HDP-CVD), spin-on deposition, physical vapor deposition (PVD or sputtering), or other suitable methods. The ILD layer 90 may include silicon oxide, silicon oxynitride, a low-k material, and/or other suitable dielectric. The ILD layer 90 may be formed on and surrounding the first dummy gate structure 60 and the second dummy gate structure 60B. The ILD layer 90 may be conformably deposited and a chemical mechanical polish (CMP) process performed to planarize the material. The first dummy gate structure 60 and the second dummy gate structure 60B may serve as a planarization stopper for the CMP process. In other words, the CMP process may be stopped at the exposure of the top surface of the first dummy gate structure 60 and the second dummy gate structure 60B. In some embodiments, the hard mask 32 and part of the spacer elements 70A,70B and/or additional spacer element layers 70C, 70D are removed from the first dummy gate structure 60 by the CMP process. In some embodiments, the hard mask 32B and part of the spacer elements 71A, 71B and/or additional spacer element layers 71C, 71D are removed from the second dummy gate structure 60B by the CMP process.
As shown in
In some embodiments, the dummy gate dielectric region 20A may be removed using an etching process (wet etch, dry etch, plasma etch, etc.). The removal of the dummy gate dielectric region 20A may expose a top surface of the channel layer 12A. It is noted that the spacer dielectric region 22A and 22B remain on the channel layer 12A underlying the spacer element 70A and the spacer element 70B respectively.
As shown in
As shown in
In some embodiments, the high-k dielectric layers 120 and 120B may comprise one or more layers of metal oxides. Examples of metal oxides used for high-k dielectrics include oxides of Li, Be, Mg, Ca, Sr, Sc, Y, Zr, Hf, Al, La, Ce, Pr, Nd, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, and/or mixtures thereof. In this embodiment, hafnium oxide (HfO2) is used. The high-k dielectric layers 120 and 120B may be formed by atomic layer deposition (ALD), chemical vapor deposition (CVD), physical vapor deposition (PVD), and/or other suitable methods.
The metal layers 140 and 140B may include one or more layers of Al, Cu, W, Ti, Ta, TiN, TiAl, TiAlC, TiAlN, TaN, NiSi, CoSi, other conductive materials with a work function compatible with the substrate material, or combinations thereof. The metal layers 140 and 140B may be formed by CVD, PVD, plating, and/or other suitable processes. One or more CMP processes may be performed during the formation of the gate structure.
In some embodiments, the gate voltage of the Fin FET 200 may be higher than that of the Fin FET 100, which requires the gate dielectric layer 20B of the Fin FET 200 to be thicker than the interfacial layer 110 of the Fin FET 100.
It is understood that the structures shown in
Instead of etching a portion of the dielectric layer 20, no etching is performed on the dielectric layer 20 as shown in
In one embodiment, the height (h) of the spacer dielectric regions 20C, 20D, 20E, 20F and the gate dielectric regions 20A, 20B is in a range of about 1 nm to 3 nm.
In some embodiments, source regions 81A, 81C, drain regions 81B, 81D, spacer elements 72A, 72B, and spacer elements 73A, 73B as shown in
As shown in
It is understood that the device shown in
In some embodiments, the gate voltage of the Fin FET 200A may be higher than the Fin FET 100A, which requires the height of the gate dielectric layer 20B and the dielectric layer 21B of the Fin FET 200A to be thicker than interfacial layer 111 of the Fin FET 100A.
The various embodiments or examples described herein offer several advantages over the existing art. For example, by optimizing the height of the spacer dielectric region and/or the difference between the height of the dummy gate dielectric region and height of the spacer dielectric region, it is possible to improve the immunity against the etching solution (e.g., dilute-HF and/or aqueous ammonia) for the spacer dielectric region, for example due to surface tension and capillary effects. It is also possible to improve gate-to-S/D isolation and device life time under hot carrier degradation. In another example, by using the surface treatment process to the spacer dielectric region, it is possible to improve the immunity against the etching solution (e.g., dilute-HF and/or aqueous ammonia) for the spacer dielectric region.
It will be understood that not all advantages have been necessarily discussed herein, no particular advantage is required for all embodiments or examples, and other embodiments or examples may offer different advantages. In one example, although the processes described with reference to
In accordance with one aspect of the present disclosure, a method of semiconductor fabrication includes forming a dielectric layer over a substrate. A first dummy gate structure is formed on the dielectric layer so that the dielectric layer includes a first gate dielectric region disposed below and defined by the first dummy gate structure. A portion of the dielectric layer not included in the first gate dielectric region is etched to form a dielectric etch back region adjacent the first gate dielectric region. A first spacer element is formed on a portion of the dielectric etch back region and on sidewalls of the first dummy gate structure, and the first spacer element abuts the dummy gate structure, the portion of the dielectric etch back region includes a first spacer dielectric region disposed below and defined by the first spacer element, and a height of the first gate dielectric region is greater than the height of the first spacer dielectric region. A first recessed portion is formed in the substrate. A strained material is selectively grown over the first recessed portion of the substrate to form a first strained recessed region, and the first strained recess region is adjacent the first spacer dielectric region. The first dummy gate structure and the first gate dielectric region are removed to form a first opening. A first gate structure including a gate electrode layer and a gate dielectric layer is formed in the first opening.
In accordance with another aspect of the present disclosure, a method of semiconductor fabrication includes forming a first dielectric layer over a substrate. A first dummy gate structure is formed on the first dielectric layer so that the first dielectric layer comprises a first gate dielectric region disposed below and defined by the first dummy gate structure. A first spacer element is formed on a portion of the first dielectric layer, and the first spacer element abuts the first dummy gate structure, and the portion of the first dielectric layer comprises a first spacer dielectric region disposed below and defined by the first spacer element. A first recessed portion is formed in the substrate. A strained material is selectively grown over the first recessed portion of the substrate to form a first strained recessed region, and the first strained recess region is adjacent the first spacer dielectric region. The first dummy gate structure is removed. A second dielectric layer is formed on the first gate dielectric region. The second dielectric layer and the first gate dielectric region are removed to form a first opening. A first gate structure including a gate electrode layer and a gate dielectric layer is formed in the first opening.
In accordance with another aspect of the present disclosure, a semiconductor device includes a first structure and a second structure. The first structure includes a first gate structure disposed over a substrate, a first spacer element abutting the first gate structure and a first strained recess region over a recessed portion in the substrate adjacent the first gate structure. The second structure includes a second gate structure disposed over the substrate, a second spacer element abutting the second gate structure and a second strained recess region over a recessed portion in the substrate adjacent the second gate structure. The first gate structure includes a first gate dielectric region disposed over the substrate and underlying a first gate electrode. The second gate structure includes a second gate dielectric region disposed over the substrate and underlying a second gate electrode. A first spacer dielectric region is disposed over the substrate and underlying the first spacer element and a second spacer dielectric region is disposed over the substrate and underlying the second spacer element. A height of the second gate dielectric region is greater than the height of the second spacer dielectric region.
The foregoing outlines features of several embodiments or examples so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments or examples introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
The present application is a continuation of U.S. application Ser. No. 16/102,317 filed Aug. 13, 2018, now U.S. Pat. No. 11,049,970, which is a divisional of U.S. application Ser. No. 14/809,158, filed Jul. 24, 2015, now U.S. Pat. No. 10,050,147, the entire contents of each of which is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5739573 | Kawaguchi | Apr 1998 | A |
5882993 | Gardner et al. | Mar 1999 | A |
5960270 | Misra | Sep 1999 | A |
6033943 | Gardner | Mar 2000 | A |
6093610 | Rodder | Jul 2000 | A |
6501134 | Krivokapic | Dec 2002 | B1 |
6515338 | Inumiya et al. | Feb 2003 | B1 |
6569742 | Taniguchi et al. | May 2003 | B1 |
6661066 | Kuroi et al. | Dec 2003 | B2 |
7056782 | Amos | Jun 2006 | B2 |
7118954 | Lin | Oct 2006 | B1 |
7378305 | Hatada et al. | May 2008 | B2 |
7381608 | Brask | Jun 2008 | B2 |
7569466 | Callegari | Aug 2009 | B2 |
8067283 | Lin | Nov 2011 | B2 |
8114728 | Pas | Feb 2012 | B2 |
8324118 | Liu | Dec 2012 | B2 |
8420473 | Ando et al. | Apr 2013 | B2 |
8487378 | Goto et al. | Jul 2013 | B2 |
8530974 | Cheng et al. | Sep 2013 | B2 |
8598661 | Wang | Dec 2013 | B2 |
8729634 | Shen et al. | May 2014 | B2 |
8826213 | Ho et al. | Sep 2014 | B1 |
8887106 | Ho et al. | Nov 2014 | B2 |
9018086 | Hsu | Apr 2015 | B2 |
9059206 | Doris et al. | Jun 2015 | B2 |
9318335 | Kim | Apr 2016 | B2 |
9330980 | Liang et al. | May 2016 | B2 |
9362405 | Jacob et al. | Jun 2016 | B1 |
9735059 | Jeong et al. | Aug 2017 | B2 |
20010023120 | Tsunashima | Sep 2001 | A1 |
20020052086 | Maeda | May 2002 | A1 |
20030059983 | Ota et al. | Mar 2003 | A1 |
20040150066 | Inoue | Aug 2004 | A1 |
20040227185 | Matsumoto | Nov 2004 | A1 |
20050098839 | Lee | May 2005 | A1 |
20050130454 | Murthy | Jun 2005 | A1 |
20060008973 | Phua | Jan 2006 | A1 |
20060121740 | Sakai | Jun 2006 | A1 |
20060194443 | Goldbach et al. | Aug 2006 | A1 |
20070108514 | Inoue | May 2007 | A1 |
20070200185 | Hirase | Aug 2007 | A1 |
20080012018 | Waite | Jan 2008 | A1 |
20080076214 | Han et al. | Mar 2008 | A1 |
20080272437 | Doris et al. | Nov 2008 | A1 |
20080272438 | Doris et al. | Nov 2008 | A1 |
20090104746 | Clifton | Apr 2009 | A1 |
20090108373 | Frank et al. | Apr 2009 | A1 |
20090212376 | Adkisson et al. | Aug 2009 | A1 |
20090242983 | Harada | Oct 2009 | A1 |
20100087055 | Lai | Apr 2010 | A1 |
20100181620 | Booth, Jr | Jul 2010 | A1 |
20100264495 | Mo | Oct 2010 | A1 |
20110031554 | Fang et al. | Feb 2011 | A1 |
20110031562 | Lin | Feb 2011 | A1 |
20110049567 | Peng et al. | Mar 2011 | A1 |
20110121399 | Park | May 2011 | A1 |
20110147857 | Hirase | Jun 2011 | A1 |
20110151655 | Chan | Jun 2011 | A1 |
20120001254 | Kronholz et al. | Jan 2012 | A1 |
20120003806 | Wang | Jan 2012 | A1 |
20120056270 | Fujita et al. | Mar 2012 | A1 |
20120132966 | Doris et al. | May 2012 | A1 |
20120187501 | Zhu et al. | Jul 2012 | A1 |
20120205715 | Kwok et al. | Aug 2012 | A1 |
20120225545 | Fu et al. | Sep 2012 | A1 |
20130015509 | Haran et al. | Jan 2013 | A1 |
20130084682 | Lee et al. | Apr 2013 | A1 |
20130119487 | Lin, Jr. | May 2013 | A1 |
20130175630 | Ando | Jul 2013 | A1 |
20130249010 | Ng et al. | Sep 2013 | A1 |
20140197410 | Yin et al. | Jul 2014 | A1 |
20140203373 | Chen | Jul 2014 | A1 |
20140239354 | Huang et al. | Aug 2014 | A1 |
20140239404 | Huang et al. | Aug 2014 | A1 |
20140282326 | Chen et al. | Sep 2014 | A1 |
20140335673 | Kim et al. | Nov 2014 | A1 |
20140339645 | Lian | Nov 2014 | A1 |
20140353719 | Kim | Dec 2014 | A1 |
20140374840 | Lee | Dec 2014 | A1 |
20150001468 | Huang | Jan 2015 | A1 |
20150021681 | Hou | Jan 2015 | A1 |
20150076609 | Xie | Mar 2015 | A1 |
20150162445 | Wu et al. | Jun 2015 | A1 |
20150194348 | Liang | Jul 2015 | A1 |
20150228747 | Kwon et al. | Aug 2015 | A1 |
20150255557 | Zhu et al. | Sep 2015 | A1 |
20150263128 | Basker | Sep 2015 | A1 |
20150270398 | Jacob et al. | Sep 2015 | A1 |
20150318377 | Cheng et al. | Nov 2015 | A1 |
20150348788 | Liu | Dec 2015 | A1 |
20150357468 | Zhu | Dec 2015 | A1 |
20160163601 | Xie et al. | Jun 2016 | A1 |
20160218180 | You et al. | Jul 2016 | A1 |
20170069547 | Peng et al. | Mar 2017 | A1 |
20170125305 | Zhou | May 2017 | A1 |
20170133489 | Zhou | May 2017 | A1 |
20170200718 | Choi et al. | Jul 2017 | A1 |
20180366556 | Abe et al. | Dec 2018 | A1 |
20190181157 | Tsuboi | Jun 2019 | A1 |
Number | Date | Country |
---|---|---|
101322230 | Dec 2008 | CN |
105789305 | Jul 2016 | CN |
107346783 | Nov 2017 | CN |
2000-0073979 | Dec 2000 | KR |
10-2014-0107073 | Sep 2014 | KR |
Entry |
---|
Office Action Korean Patent Application No. 10-2015-0166732 dated Dec. 11, 2016. |
Notice of Allowance dated Apr. 16, 2018, issued in U.S. Appl. No. 14/809,158 (8 pages). |
Final Office Action dated Nov. 17, 2017, issued in U.S. Appl. No. 14/809,158 (20 pages). |
Non-Final Office Action dated Mar. 24, 2017, issued in U.S. Appl. No. 14/809,158 (19 pages). |
Non-Final Office Action dated Oct. 7, 2016, issued in U.S. Appl. No. 14/809,158 (7 pages). |
Non-Final Office Action issued in U.S. Appl. No. 16/102,317, dated Jan. 10, 2019. |
Final Office Action issued in U.S. Appl. No. 16/102,317, dated Sep. 16, 2019. |
Non-Final Office Action issued in U.S. Appl. No. 16/102,317, dated Feb. 21, 2020. |
Final Office Action issued in U.S. Appl. No. 16/102,317, dated Sep. 2, 2020. |
Notice of Allowance issued in U.S. Appl. No. 16/102,317, dated Feb. 25, 2021. |
Number | Date | Country | |
---|---|---|---|
20210328058 A1 | Oct 2021 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14809158 | Jul 2015 | US |
Child | 16102317 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16102317 | Aug 2018 | US |
Child | 17360740 | US |