1. Field of the Invention
The invention relates to a semiconductor device and a method of forming the same, and more particularly, to a semiconductor device having a dummy gate structure and a method of forming the same.
2. Description of the Prior Art
With the trend in the industry being towards scaling down the size of the metal oxide semiconductor transistors (MOS), three-dimensional or non-planar transistor technology, such as fin field effect transistor technology (FinFET) has been developed to replace planar MOS transistors. Since the three-dimensional structure of a FinFET increases the overlapping area between the gate and the fin-shaped structure of the silicon substrate, the channel region can therefore be more effectively controlled. This way, the drain-induced barrier lowering (DIBL) effect and the short channel effect are reduced. The channel region is also longer for an equivalent gate length, thus the current between the source and the drain is increased. In addition, the threshold voltage of the fin FET can be controlled by adjusting the work function of the gate.
However, integration of a metal gate and contact plugs still faces some issues in conventional FinFET fabrication. For instance, issues such as tiger tooth often arise when contact holes are formed with poor accuracy influencing the interconnection of contact plugs and overall performance of the device. Hence, how to improve the current FinFET fabrication and structure for resolving this issue has become an important task in this field.
It is one of the primary objectives of the present invention to provide a semiconductor device and a method of forming the same, wherein the semiconductor device includes a dummy gate structure covering on edges of fin shaped structures such that it is sufficient to obtain a more reliable semiconductor device.
To achieve the purpose described above, the present invention provides a semiconductor device including a fin shaped structure, a spacer layer and a dummy gate structure. The fin shaped structure is disposed on a substrate, wherein the fin shaped structure has a trench. The spacer layer is disposed on sidewalls of the trench. The dummy gate structure is disposed across the trench and includes a portion thereof disposed in the trench.
To achieve the purpose described above, the present invention provides a method of forming a semiconductor device including the following steps. Firstly, a plurality of fin shaped structures is formed on a substrate. Next, a plurality of shallow trench isolations is formed in the substrate to surround the fin shaped structures. Then, a portion of the fin shaped structures is removed to form a trench across the fin shaped structures. Finally, a spacer layer is formed on sidewalls of the trench.
The semiconductor device and the forming method thereof in the present invention utilizes adjusting the forming time of the trench and selectively forming the spacer layer on the sidewalls of the trench to shrink the critical dimension of the trench, such that, one single dummy gate structure is allowed to stretch over the etched edges of two adjacent fin shaped structures and the trench between the two adjacent fin shaped structures, thereby dramatically increasing the device integration. Through such arrangement, it is sufficient to avoid the critical dimension of the trench opening being enlarged due to overreaction with or over-consumption by oxygen provided in the forming processes of the shallow trench isolation or the dielectric layer, such as the flowable chemical vapor deposition process or the thermal oxidization process.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
To provide a better understanding of the present invention, preferred embodiments will be described in detail. The preferred embodiments of the present invention are illustrated in the accompanying drawings with numbered elements.
Please refer to
Alternatively, in another embodiment, the formation of the fin shaped structures 101 may also be accomplished by first forming a patterned hard mask (not shown in the drawings) on the substrate 100, and then performing an epitaxial process on the exposed substrate 100 through the patterned hard mask to form a semiconductor layer (not shown in the drawings), such as silicon or silicon germanium layer. The semiconductor layer may then be used as the corresponding fin-shaped structure. Otherwise, in another embodiment, if the substrate is an SOI substrate (not shown in the drawing), the patterned mask 110 may be used to etch a semiconductor layer (not shown in the drawings) on the substrate until reaching a bottom oxide layer (not shown in the drawing) underneath to form the corresponding fin-shaped structures.
Next, as shown in
In the following, an insulating material layer (not shown in the drawings) is formed on the substrate 100, preferably through a flowable chemical vapor deposition (FCVD) process, and a chemical mechanical polishing (CMP) process and an etching back process are then performed, to form an insulating layer 104, such as silicon oxide, in the shallow trench 102 and the trench 103. Through the aforementioned steps, the fin shaped structures 101 may include a portion protruded from the insulating layer 104, such that, the insulating layer 104 formed in the shallow trench 102 may be function as a shallow trench isolation (STI). It is noted that, in one embodiment, a portion of the patterned mask 110 (such as the silicon nitride layer 112 and the silicon oxide layer 113) may be removed selectively while the chemical mechanical polishing process and the etching back process are performed, due to different structural characteristics of tri-gate transistor device or dual-gate transistor device formed subsequently, as shown in
Next, as shown in
It is worth mentioning that, the dummy gate structure 130 across two adjacent fin shaped structures 101 and the trench 103, and the dummy gate structure 150 across one single fin shape structure 101 and a portion of the shallow trench isolation (namely, the insulating layer 104 formed in the shallow trench 102) are formed simultaneously, such that the dummy gate structures 130, 150 may have the gate electrode 132, 152 being thereof partially covering on the fin shaped structures 101, as shown in
Through the above mentioned steps, the semiconductor device according to the first embodiment of the present invention is obtained. Subsequently, a selective epitaxial growing (SEG) process, a silicidation process, a contact etching stop layer (CESL) process or a replacement metal gate (RMG) process may be performed. Those processes are similar to a conventional forming process of a transistor and will not be further detail herein. Also, people in the art shall easily realize that the semiconductor device of the present invention is not limited to be formed through the aforementioned processes, and may also be formed through other forming methods.
The following description will detail the different embodiments of the semiconductor device and the forming method thereof of the present invention. To simplify the description, the following description will detail the dissimilarities among the different embodiments and the identical features will not be redundantly described. In order to compare the differences between the embodiments easily, the identical components in each of the following embodiments are marked with identical symbols.
Please refer to
In one embodiment the insulating layer 310 for example includes silicon oxide, and is formed through a deposition process to form the insulating layer 310 on surfaces of the fin shaped structures 101, the shallow trench 102, the trench 103 and the insulating layer 104 formed in the shallow trench 102 and the trench 103, as shown in
Next, an etching process is performed to partially remove the material layer 320 formed on the insulating layer 104 in the trench 103 and the shallow trench 102, and surfaces of the fin shaped structures 101, and then to form spacer layers 321, 322 as shown in
Through the above mentioned steps, the semiconductor device according to the second embodiment of the present invention is obtained. In the present embodiment, it is characterized by additionally forming the monolayered or multilayered spacer layers 321, 322 on sidewalls of the trench 103, to shrink the critical dimension (CD) of the trench 103. It is worth mentioning that, the spacer layer 321 is formed on the insulating layer 104 formed in the trench 103, and covers a portion (a top portion) of the sidewalls of the trench 103 so that the critical dimension of an opening of the trench 103 may be shrunken. In this way, while the dummy gate structure 330 across the trench 103 is formed subsequently, it is ensured that the dummy gate structure 330 may completely cover the etched edges of the two adjacent fin shaped structures 101 and the spacer layer 321. Thus, through the forming method of the present invention it is sufficient to avoid the silicon atoms contained in the sidewalls of the trench 103 being over-consumed by or over-reacted with oxygen provided in the forming process of the insulating layer 104, 310, such as the flowable chemical vapor deposition process or the thermal oxidation process, and also to prevent the critical dimension of the trench opening from getting enlarged to a degree where it cannot be covered by the dummy gate structure because of such over-consumption by or overreaction with oxygen.
Please refer to
Next, another fin cut process is performed to remove a portion of the fin shaped structures 101 through an etching process and form a trench 108 across the fin shaped structures 101, as shown in
In the following, as shown in
After that, similar to the aforementioned first embodiment, at least one dummy gate structure, 530, 550, a plurality of gate structures 570 and spacers 533, 553, 573 surrounding the dummy gate structures 530, 550 and the gate structures 570 respectively are formed, as shown in
Among them, the dummy gate structures 530, 550 include gate dielectric layers 531, 551 and gate electrodes 532, 552; each of the gate structures 570 includes a gate dielectric layer 571 and a gate electrode 572. Wherein, the detailed materials and the forming method of the dummy gate structures 530, 550 and the gate structures 570 are all similar to those in the aforementioned first embodiment and will not be further detail herein.
Through the above mentioned steps, the semiconductor device according to the third embodiment of the present invention is obtained. In the present embodiment, the trench 108 across the fin shaped structures 101 is mainly formed before the shallow trench isolation is formed to avoid silicon atoms contained in the sidewalls being over-consumed by or overreacted with oxygen provided in the forming processes of the shallow trench isolation or the liner 106, such as the flowable chemical vapor deposition process or the thermal oxidation process, and also to prevent the critical dimension of the trench opening from getting enlarged because of such over-consumption by or overreaction with oxygen. Additionally, the forming method of the present invention may selectively form the monolayered or multilayered spacer layer 511 in the trench 108, with the spacer layer 511 only covering the sidewalls and the bottom of the trench 108 without filling the trench 108 full so that the critical dimension of the trench 108 may be further shrunken via such spacer layer 511, to ensure the coverage of the dummy gate structures 530 and the spacer 533 fully covering on the etched edges of two adjacent fin shaped structures 101.
In summary, the semiconductor device and the forming method thereof in the present invention utilizes adjusting the forming time of the trench and selectively forming the spacer layer on the sidewalls of the trench to shrink the critical dimension of the trench such that one single dummy gate structure is allowed to stretch over the etched edges of two adjacent fin shaped structures and the trench between the two adjacent fin shaped structures, thereby dramatically increasing the integration. Through such arrangement, it is sufficient to avoid the critical dimension of the trench opening being enlarged due to overreaction with or over-consumption by oxygen provided in the forming processes of the shallow trench isolation or the dielectric layer, such as the flowable chemical vapor deposition process or the thermal oxidization process.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
104108619 | Mar 2015 | TW | national |