The Description discloses a technique that relates to a semiconductor device and a method for manufacturing the semiconductor device.
Patent Document 1 (i.e., Japanese Patent Application Laid-Open No. 2006-165314), for instance, discloses a conventional semiconductor device that includes a semiconductor layer that is in contact with a gate electrode. The semiconductor layer has a surface doped with impurities in order to reduce a gate leakage current, improve an OFF breakdown voltage, and prevent frequency dispersion.
Patent Document 2 (i.e., Japanese Patent Application Laid-Open No. 2016-181631), for instance, discloses another conventional semiconductor device that includes an oxide insulating film, i.e., protective film, that is disposed between a semiconductor layer and a gate metal and is formed through impurity doping, in order to prevent a current collapse.
Patent Document 1: Japanese Patent Application Laid-Open No. 2006-165314
Patent Document 2: Japanese Patent Application Laid-Open No. 2016-181631
For instance, the semiconductor device disclosed in Patent Document 1 (i.e., Japanese Patent Application Laid-Open No. 2006-165314) includes a nitride semiconductor layer that is formed through impurity doping between the surface of the semiconductor layer and the gate electrode. Such a configuration needs to address fluctuations in a threshold voltage and fluctuations in the concentration of a two-dimensional electron gas, and to control epitaxial selective growth. A desired characteristic hence very probably varies.
Forming the nitrogen semiconductor layer in the above configuration very probably limits the length of a gate or the distance between a source and a drain.
For instance, the semiconductor device disclosed in Patent Document 2 (i.e., Japanese Patent Application Laid-Open No. 2016-181631), which is assumed to be used as a power device, operates in a normally-off mode. In order to prevent a current collapse, this semiconductor device includes the oxide insulating film (i.e., protective film) that is disposed between the semiconductor layer and the gate electrode and is formed through impurity doping.
Forming the oxide insulating film in the above configuration unfortunately involves reduction in a maximum current value or rise in a threshold voltage. When such a semiconductor device is used as a high-frequency application, its characteristics of high efficiency and high output can be lowered.
The technique disclosed in the Description has been made to solve this problem. An object is to provide a semiconductor device that reduces a gate leakage current without degrading its high-frequency characteristic.
A first aspect of the technique disclosed in the Description includes a nitride semiconductor layer, a first insulating film partly disposed on an upper surface of the nitride semiconductor layer, and a gate electrode provided to have a lower surface that is at least partly in contact with the upper surface of the nitride semiconductor layer that is exposed without being covered with the first insulating film. The first insulating film is provided to be in contact with a side surface of the gate electrode. The first insulating film contains a transition metal.
A second aspect of the technique disclosed in the Description includes the following: epitaxial-growing a nitride semiconductor layer on a semiconductor substrate; partly forming a first insulating film on an upper surface of the nitride semiconductor layer; forming a gate electrode in such a manner that a lower surface of the gate electrode is at least partly in contact with the upper surface of the nitride semiconductor layer that is exposed without being covered with the first insulating film, and in such a manner that a side surface of the gate electrode is in contact with the first insulating film; and adding a transition metal to the first insulating film.
The first aspect of the technique disclosed in the Description includes the nitride semiconductor layer, the first insulating film partly disposed on the upper surface of the nitride semiconductor layer, and the gate electrode provided to have its lower surface that is at least partly in contact with the upper surface of the nitride semiconductor layer that is exposed without being covered with the first insulating film. The first insulating film is provided to be in contact with the side surface of the gate electrode. The first insulating film contains the transition metal. Such a configuration reduces a gate leakage current without degrading a high-frequency characteristic. To be specific, the transition metal contained in the first insulating film forms surface defects and levels at the interface between the nitride semiconductor layer and the first insulating film, and within the first insulating film near the interface. Holes or electrons are then trapped in the formed surface defects and levels, thereby reducing a gate leakage current.
The second aspect of the technique disclosed in the Description includes the following: epitaxial-growing the nitride semiconductor layer on the semiconductor substrate; partly forming the first insulating film on the upper surface of the nitride semiconductor layer; forming the gate electrode in such a manner that the lower surface of the gate electrode is at least partly in contact with the upper surface of the nitride semiconductor layer that is exposed without being covered with the first insulating film, and in such a manner that the side surface of the gate electrode is in contact with the first insulating film; and adding the transition metal to the first insulating film. Such a configuration reduces a gate leakage current without degrading a high-frequency characteristic. To be specific, the transition metal contained in the first insulating film forms surface defects and levels at the interface between the nitride semiconductor layer and the first insulating film, and within the first insulating film near the interface. Holes or electrons are then trapped in the formed surface defects and levels, thereby reducing a gate leakage current.
These and other objects, features, aspects and advantages of the technique disclosed in the Description will become more apparent from the following detailed description when taken in conjunction with the accompanying drawings.
Embodiments will be described with reference to the accompanying drawings.
The drawings are schematic. For convenience in description, configurations can be omitted or simplified, as necessary. The mutual relationship between the size and position of configurations shown in different drawings is not necessarily exact, and is subject to change as necessary.
In the following description, like components are denoted by the same signs, and have like names and functions. The description thereof will not be elaborated in some cases in order to avoid redundancy.
In some cases, the following description uses terms meaning particular positions and directions (e.g., “top”, “down”, “left”, “right”, “side”, “bottom”, “front”, and “back”). These terms are merely used for easy understanding of what is disclosed in each embodiment, and thus have nothing to do with practical directions.
In the following description, ordinal numbers, such as “first” and “second”, are used for facilitating the understanding of the embodiment. The order indicated by these ordinal numbers is thus not restrictive.
The following describes a semiconductor device and a method for manufacturing the semiconductor device, according to a first embodiment.
<Configuration of Semiconductor Device>
The semiconductor substrate 10 is made of one of Si, SiC, and GaN. The semiconductor substrate 10 desirably has a resistivity of 1×107 Ωcm or more in order to achieve a good high-frequency characteristic.
The buffer layer 9 is disposed on the upper surface of the semiconductor substrate 10. The buffer layer 9 is an Al1-xGaxN (x≤1) nucleus forming layer. The channel layer 7 is disposed on the upper surface of the buffer layer 9. The channel layer 7 is formed by epitaxial-growing GaN. Here, the channel layer 7 in part or in whole may be doped with impurities, such as C or Fe.
The barrier layer 6, composed of a stacked structure of a single composition or multiple compositions, is formed on the upper surface of the channel layer 7. The barrier layer 6 is made of Al1-xGaxN (x≤1).
Here, the top layer of the channel layer 7 contains a two-dimensional electron gas layer 8, which is specific to a GaN-HEMT. The GaN-HEMT is a high-electron-mobility transistor (HEMT) made of gallium-nitride-based material, and having a high OFF breakdown voltage and a low gate leakage current.
The ohmic electrodes 4, serving as source electrodes or drain electrodes, are each partly disposed on the upper surface of the barrier layer 6. The ohmic electrodes 4 are each formed through vapor deposition, sputtering, or other processes.
The insulating film 1 extends over the upper surface of the barrier layer 6 and the upper surface of each ohmic electrode 4, and is partly disposed on the upper surface of the barrier layer 6.
The Schottky electrode 3 is partly provided to extend over the upper surface of the insulating film 1 and the upper surface of the barrier layer 6. The Schottky electrode 3 is a gate electrode. The lower surface of the Schottky electrode 3 is provided to be at least partly in contact with the upper surface of the barrier layer 6 that is exposed without being covered with the insulating film 1. Here, the Schottky electrode 3 may be provided to cover only the upper surface of the barrier layer 6. That is, the Schottky electrode 3 does not have to be disposed on the upper surface of the insulating film 1. The Schottky electrode 3 is processed through dry etching or wet etching.
The insulating film 1 is provided so as to be in contact with part of the side surfaces of the Schottky electrode 3, which is a gate electrode, and with the barrier layer 6.
The Schottky electrode 3 is made of two or more metals selected from among Pt, Ti, Ni, Ta, Au, and Al, for instance. It is noted that a metal layer at a location that is in contact with a semiconductor layer is desirably made of one of Pt, Ni, and Ta.
The gate protective film 2 extends over the upper surface of the insulating film 1 and the upper surface of the Schottky electrode 3. The wiring electrode 5 is partly provided to extend over the upper surface of the gate protective film 2 and the upper surface of the ohmic electrode 4.
There are no films, such as an insulating film, disposed immediately under the Schottky electrode 3. The Schottky electrode 3, which is a gate electrode, is disposed immediately on the barrier layer 6. In the configuration illustrated in
The insulating film 1 is in contact with the Schottky electrode 3. The insulating film 1 is also provided to be in contact with the upper surface of the barrier layer 6. The insulating film 1 is an oxide or nitride (e.g., SiN) containing one of elements selected from among Si, Al, Ti, Ta, W, Mo, and Zr for instance.
The insulating film 1 is formed through CVD, sputtering, or atomic layer deposition (ALD). The insulating film 1 contains a 1 wt % or less transition metal, such as Cu, and 1 wt % or less In. It is noted that the metal contained in the insulating film 1 may be Cu only, which is a transition metal.
Here, other possible examples of the transition metal contained in the insulating film 1 include Ni, Zn, Fe, Cr and Ti.
The barrier layer 6 is disposed on the upper surface of the channel layer 7. The cap layer 11 of GaN is disposed on the upper surface of the barrier layer 6. Here, the thickness of the cap layer 11 is 10 nm or less for instance.
Each of the ohmic electrodes 4 is partly disposed on the upper surface of the cap layer 11. The insulating film 1 extends over the upper surface of the cap layer 11 and the upper surface of each ohmic electrode 4, and is partly disposed on the upper surface of the cap layer 11.
The Schottky electrode 3 is partly provided to extend over the upper surface of the insulating film 1 and the upper surface of the cap layer 11. The lower surface of the Schottky electrode 3 is provided to be at least partly in contact with the upper surface of the cap layer 11 that is exposed without being covered with the insulating film 1. Here, the Schottky electrode 3 may be provided to cover only the upper surface of the cap layer 11. That is, the Schottky electrode 3 does not have to be disposed on the upper surface of the insulating film 1.
Here, the insulating film 1 is provided so as to be in contact with part of the side surfaces of the Schottky electrode 3 and with the cap layer 11.
The gate protective film 2 is provided to extend over the upper surface of the insulating film 1 and the upper surface of the Schottky electrode 3. The wiring electrode 5 is partly provided to extend over the upper surface of the gate protective film 2 and the upper surface of the ohmic electrode 4.
There are no films, such as an insulating film, disposed immediately under the Schottky electrode 3. The Schottky electrode 3, which is a gate electrode, is disposed immediately on the cap layer 11. In the configuration illustrated in
The insulating film 1 is in contact with the Schottky electrode 3. The insulating film 1 is disposed on the upper surface of the cap layer 11. The insulating film 1 is an oxide or nitride containing one of elements selected from among Si, Al, Ti, Ta, W, Mo, and Zr.
The insulating film 1 is formed through CVD, sputtering, or ALD. The insulating film 1 contains a 1 wt % or less transition metal, such as Cu, and 1 wt % or less In. It is noted that the metal contained in the insulating film 1 may be Cu only, which is a transition metal.
As illustrated in
With reference to
In the graph of each of
The comparison between
The insulating film 2 needs to be an oxide or nitride containing one of elements selected from among Si, Al, Ti, Ta, W, Mo, and Zr. As is the case with the insulating film 1, the gate protective film 2 is formed through CVD, sputtering, or ALD.
With the aforementioned configuration, the transition metal contained in the insulating film 1 forms surface defects and levels at the interface between a group III-V semiconductor (e.g., Al1-xGaxN constituting the barrier layer 6, where x is equal to or smaller than one, or GaN constituting the cap layer 11) and the insulating film 1, and within the insulating film 1 near the interface. Holes or electrons are then trapped in the formed surface defects and levels, thereby reducing a gate leakage current caused by a tunnel current and other factors.
The aforementioned configuration improves an OFF breakdown voltage in the operation of the transistor when compared to a conventional structure.
In the graph of each of
The comparison between
The following describes a semiconductor device and a method for manufacturing the semiconductor device, according to a second embodiment. Like components between the present embodiment and the previous embodiment are denoted by the same signs, and the details of the like elements will not be elaborated upon.
<Method for Manufacturing Semiconductor Device>
Before or after formed, the insulating film 1 in
Forming the insulating film 1 through the aforementioned process enables the semiconductor device according to the present embodiment to achieve action and effect equal to those achieved in the first embodiment.
A transition metal can be added to the insulating film 1 when the insulating film 1 is formed through sputtering, CVD, or ALD.
On the other hand, transition-metal doping is also possible after the insulating film 1 is formed and after the Schottky electrode 3 is formed. Such a process prevents a transition metal from entering the barrier layer 6 or cap layer 11 directly under the Schottky electrode 3, which is a gate electrode. This maintains a good Schottky characteristic.
The following describes a semiconductor device and a method for manufacturing the semiconductor device, according to a third embodiment. Like components between the present embodiment and the previous embodiments are denoted by the same signs, and the details of the like elements will not be elaborated upon.
<Configuration of Semiconductor Device>
As illustrated in
As illustrated in
Each of the ohmic electrodes 4 is partly disposed on the upper surface of the cap layer 11. The insulating film 1 extends over the upper surface of the cap layer 11 and the upper surface of each ohmic electrode 4, and is partly disposed on the upper surface of the barrier layer 6. The insulating film 12 is disposed over the insulating film 1.
The Schottky electrode 3 is partly provided to extend over the upper surface of the insulating film 12 and the upper surface of the cap layer 11. The lower surface of the Schottky electrode 3 is provided to be at least partly in contact with the upper surface of the cap layer 11 that is exposed without being covered with the insulating films 1 and 12. Here, the Schottky electrode 3 may be provided to cover only the upper surface of the cap layer 11. In other words, the Schottky electrode 3 does not have to be disposed on the upper surface of the insulating film 12.
Here, the insulating film 1 is provided so as to be in contact with part of the side surfaces of the Schottky electrode 3 and with the cap layer 11.
The gate protective film 2 is provided to extend over the upper surface of the insulating film 12 and the upper surface of the Schottky electrode 3. The wiring electrode 5 is partly provided to extend over the upper surface of the gate protective film 2 and the upper surface of the ohmic electrode 4.
There are no films, such as an insulating film, disposed immediately under the Schottky electrode 3. The Schottky electrode 3, which is a gate electrode, is disposed immediately on the cap layer 11. In the configuration illustrated in
The semiconductor device according to the present embodiment, which includes the insulating film 12, enhances an effect of reducing an electric field applied to the Schottky electrode 3, which is a gate electrode. A gate leakage current is consequently reduced.
The insulating film 12 is disposed between the insulating film 1, containing a transition metal, and the gate protective film 2. This prevents a transition metal from entering the gate protective film 2. Consequently, improvements in moisture resistance and other things are obtained as well.
<Effect of Aforementioned Embodiments>
The following describes an effect of the aforementioned embodiments by way of example. Although these effects are based on the specific configurations described in the aforementioned embodiments, these specific configurations may be replaced with any other specific embodiment described in the Description within a range in which like effects are obtained.
The replacement may be done among multiple embodiments. That is, configurations illustrated in different embodiments may be combined, thus obtaining like effects.
The semiconductor device according to the aforementioned embodiment includes a nitride semiconductor layer, a first insulating film, and a gate electrode. Here, the nitride semiconductor layer corresponds to the barrier layer 6 for instance. Moreover, the first insulating film corresponds to the insulating film 1 for instance. Moreover, the gate electrode corresponds to the Schottky electrode 3 for instance. The insulating film 1 is partly disposed on the upper surface of the barrier layer 6. The lower surface of the Schottky electrode 3 is provided to be at least partly in contact with the upper surface of the barrier layer 6 that is exposed without being covered with the insulating film 1. Here, the insulating film 1 is provided to be in contact with a side surface of the Schottky electrode 3. Moreover, the insulating film 1 contains a transition metal.
Such a configuration reduces a gate leakage current without degrading a high-frequency characteristic. To be specific, the transition metal contained in the insulating film 1 forms surface defects and levels at the interface between a group III-V semiconductor (e.g., Al1-xGaxN constituting the barrier layer 6, where x is equal to or smaller than one, or GaN constituting the cap layer 11) and the insulating film 1, and within the insulating film 1 near the interface. Holes or electrons are then trapped in the formed surface defects and levels, thereby reducing a gate leakage current.
The configurations illustrated in the Description other than these configurations can be omitted as necessary. That is, a semiconductor device having at least these configurations can bring the aforementioned effect.
However, in some cases, the above configurations additionally include at least one of other configurations described in the Description as necessary; that is, in some cases, the above configurations additionally include other configurations described in the Description that are not mentioned herein. Such additionally included configurations can bring the aforementioned effect similarly.
According to the aforementioned embodiment, the insulating film 1 contains a 1 wt % or less transition metal. With such a configuration, the transition metal contained in the insulating film 1 forms surface defects and levels at the interface between a group III-V semiconductor and the insulating film 1, and within the insulating film 1 near the interface.
According to the aforementioned embodiment, the insulating film 1 contains at least one of Cu, Ni, Zn, Fe, Cr, and Ti as a transition metal. With such a configuration, the transition metal contained in the insulating film 1 forms surface defects and levels at the interface between a group III-V semiconductor and the insulating film 1, and within the insulating film 1 near the interface. Holes or electrons are then trapped in the formed surface defects and levels, thereby reducing a gate leakage current.
According to the aforementioned embodiment, the insulating film 1 further contains In. With such a configuration, the transition metal and In contained in the insulating film 1 forms surface defects and levels at the interface between a group III-V semiconductor and the insulating film 1, and within the insulating film 1 near the interface.
According to the aforementioned embodiment, the insulating film 1 is an oxide or nitride containing at least one of elements selected from among Si, Al, Ti, Ta, W, Mo, and Zr. With such a configuration, the transition metal contained in the insulating film 1 forms surface defects and levels at the interface between a group III-V semiconductor and the insulating film 1, and within the insulating film 1 near the interface.
According to the aforementioned embodiment, the semiconductor device includes the cap layer 11 made of GaN. The cap layer 11 is disposed on the upper surface of the barrier layer 6. The semiconductor device is configured such that the insulating film 1 is partly disposed on the upper surface of the cap layer 11. The semiconductor device is also configured such that the lower surface of the Schottky electrode 3 is provided to be at least partly in contact with the upper surface of the cap layer 11 that is exposed without being covered with the insulating film 1. With such a configuration, the transition metal contained in the insulating film 1 forms surface defects and levels at the interface between a group III-V semiconductor and the insulating film 1, and within the insulating film 1 near the interface. Holes or electrons are then trapped in the formed surface defects and levels, thereby reducing a gate leakage current.
According to the aforementioned embodiment, the semiconductor device includes a second insulating film disposed over the insulating film 1. Here, the second insulating film corresponds to the insulating film 12 for instance. The semiconductor device is configured such that the lower surface of the Schottky electrode 3 is provided to be at least partly in contact with the upper surface of the barrier layer 6 or cap layer 11 that is exposed without being covered with the insulating films 1 and 12. The semiconductor device, which includes the insulating film 12, enhances an effect of reducing an electric field applied to the Schottky electrode 3, which is a gate electrode. A gate leakage current is consequently reduced. The insulating film 12 is disposed between the insulating film 1, containing a transition metal, and the gate protective film 2. This prevents a transition metal from entering the gate protective film 2. Consequently, improvements in moisture resistance and other things are obtained as well.
The method for manufacturing a semiconductor device according to the aforementioned embodiment includes epitaxial-growing the barrier layer 6 on the semiconductor substrate 10. The method also includes partly forming the insulating film 1 on the upper surface of the barrier layer 6. The method also includes forming the Schottky electrode 3 in such a manner that the lower surface of the Schottky electrode 3 is at least partly in contact with the upper surface of the barrier layer 6 that is exposed without being covered with the insulating film 1, and in such a manner that a side surface of the Schottky electrode 3 is in contact with the insulating film 1. The method also includes adding a transition metal to the insulating film 1.
Such a configuration reduces a gate leakage current without degrading a high-frequency characteristic. To be specific, the transition metal contained in the insulating film 1 forms surface defects and levels at the interface between a group III-V semiconductor (e.g., Al1-xGaxN, where x is equal to or smaller than one, or GaN) and the insulating film 1, and within the insulating film 1 near the interface. Holes or electrons are then trapped in the formed surface defects and levels, thereby reducing a gate leakage current.
The configurations described in the Description other than these configurations can be omitted as necessary. That is, a semiconductor device having at least these configurations can bring the aforementioned effect.
However, in some cases, the above configurations additionally include at least one of other configurations illustrated in the Description as necessary; that is, in some cases, the above configurations additionally include other configurations described in the Description that are not mentioned herein. Such additionally included configurations can bring the aforementioned effect similarly.
Unless otherwise limited, individual process steps are performed in changeable order.
According to the aforementioned embodiment, the method for manufacturing the semiconductor device is configured such that a transition metal is added to the insulating film 1 after the Schottky electrode 3 is formed. Such a configuration prevents a transition metal from entering the barrier layer 6 or cap layer 11 directly under the Schottky electrode 3, which is a gate electrode. This maintains a good Schottky characteristic.
According to the aforementioned embodiment, the method is also configured such that a transition metal can be added to the insulating film 1 when the insulating film 1 is formed through sputtering, CVD, or ALD. With such a configuration, the transition metal contained in the insulating film 1 forms surface defects and levels at the interface between a group III-V semiconductor and the insulating film 1, and within the insulating film 1 near the interface. Holes or electrons are then trapped in the formed surface defects and levels, thereby reducing a gate leakage current.
According to the aforementioned embodiment, the method is configured such that a transition metal is added to the insulating film 1 through application of a solution containing a transition metal and through thermal diffusion. With such a configuration, the transition metal contained in the insulating film 1 forms surface defects and levels at the interface between a group III-V semiconductor and the insulating film 1, and within the insulating film 1 near the interface. Holes or electrons are then trapped in the formed surface defects and levels, thereby reducing a gate leakage current.
<Modifications of Aforementioned Embodiments>
In some cases, the aforementioned embodiments describe the material quality, material, size, and shape of each component, the relative arrangement relationship between the components, conditions for implementation, and other things. They are illustrative in all aspects and are thus not limited to what is described in the Description.
Accordingly, numerous variations and equivalents that are not illustrated herein can be assumed within the scope of the technique disclosed in the Description. For instance, at least one component can be modified, added, or omitted. Furthermore, at least one component can be extracted from at least one embodiment, thus being combined with a component in another embodiment.
Unless otherwise contradicted, the components that are described in the aforementioned embodiments in such a manner that “one component” is provided, may be formed of “one or more” components.
Furthermore, the individual components in the aforementioned embodiments are conceptual units. Thus, within the scope of the technique disclosed in the Description, one component can be formed of multiple structures, one component can correspond to part of a certain structure having one component, and multiple components can be included in one structure.
Each component in the aforementioned embodiments includes a structure having another structure or shape as long as it exerts the same function.
What are described in the Description are all referred for purposes relating to the present technique. It is thus not an admission that any of the descriptions provided herein are conventional arts.
When the aforementioned embodiments recite a material name that is not particularly specified, it is to be understood that an example of the material is an alloy containing other additives in the material unless otherwise contradicted.
1, 12 insulating film, 2 gate protective film, 3 Schottky electrode, 4 ohmic electrode, 5 wiring electrode, 6 barrier layer, 7 channel layer, 8 two-dimensional electron gas layer, 9 buffer layer, 10 semiconductor substrate, 11 cap layer, 32 measurement value, 34, 36, 38, 40, 42 simulation value, 44 correction line, 52 drain current, 54 gate current.
This application is a Divisional of U.S. patent application Ser. No. 16/608,657 filed Oct. 25, 2019, which is the U.S. National Stage of International Application No. PCT/JP2017/024456 filed Jul. 4, 2017, the entire content of which is incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
Parent | 16608657 | Oct 2019 | US |
Child | 17540097 | US |