A technology disclosed herein relates to a semiconductor device and a method for manufacturing the same.
Generally, in a trench gate type semiconductor device, a trench gate is formed by: forming a trench by etching, the trench extending from a front surface of a semiconductor substrate to a position deeper than a boundary between a body layer and a drift layer; forming a gate insulating film on an inner wall of the trench; and then filling a gate electrode. Further, the body layer can be formed by implanting ions into a front surface side of the semiconductor substrate. In a process for manufacturing the trench gate type semiconductor device, an order in which the forming of the trench gate and the forming of the body layer are executed can be reversed as appropriate (see Japanese Patent Application Publication No. 2010-103326).
If the forming of the body layer is executed first, impurities in a portion of the semiconductor substrate located near a gate oxide film are absorbed when forming the gate oxide film. This causes variations in concentration of impurities in the portion of the semiconductor substrate located near the gate oxide film, thus causing variations in threshold voltage. On the other hand, if the forming of the trench gate is executed first, a step is formed due to a difference in height between a front surface of the semiconductor substrate and a front surface of the gate electrode in the subsequent forming of the body layer. Implanting ions, starting from this state, into the front surface of the semiconductor substrate causes variations in an implantation depth of the ions in the portion of the semiconductor substrate located near the gate oxide film located on a trench lateral surface, thus causing variations in the threshold voltage of the semiconductor device.
The present description provides a semiconductor device which makes it possible to suppress variations in threshold voltage which are caused by variations in concentration and an implantation depth of impurities, and a method for manufacturing such a semiconductor device.
A semiconductor device disclosed in the present description comprises a semiconductor substrate and a trench gate. The semiconductor substrate comprises a first conductivity type drift layer, a second conductivity type body layer provided on a front surface side of the drift layer, and a first conductivity type first semiconductor layer provided on a part of a front surface of the body layer. The trench gate extends from a front surface of the semiconductor substrate through the body layer and the first semiconductor layer to reach the drift layer. The trench gate comprises a gate insulating film formed on an inner wall of a trench, and a gate electrode disposed inside of the gate insulating film. The inner wall of the trench, which is located at a depth where the inner wall makes contact with the body layer of the semiconductor substrate, is a (100) crystal plane of the semiconductor substrate. A width of the trench in a transverse direction which is perpendicular to a longitudinal direction of the trench includes a width located at the front surface of the semiconductor substrate that is narrower than a width located at a depth from a lower end of the first semiconductor layer to a lower end of the body layer of the semiconductor substrate.
In the semiconductor device described above, the width of the trench in the transverse direction which is perpendicular to the longitudinal direction of the trench includes the width located at the front surface of the semiconductor substrate that is narrower than the width located at the depth from the lower end of the first semiconductor layer to the lower end of the body layer of the semiconductor substrate. For this reason, at a position located at the depth from the lower end of the first semiconductor layer to the lower end of the body layer of the semiconductor substrate, a position at which a step is formed due to a difference in height between the front surface of the semiconductor substrate and a front surface of the gate electrode becomes closer to a center side of the trench in the transverse direction and becomes farther away from a gate oxide film located on a lateral surface of the trench. As a result, in a case where the forming of the trench gate is executed first and then the forming of the body layer is executed, variations in an implantation depth of ions in a portion of the semiconductor substrate located near the gate oxide film located on the lateral surface of the trench can be prevented. Furthermore, in the semiconductor device described above, the inner wall of the trench, which is located at the depth where the inner wall makes contact with the body layer of the semiconductor substrate, is the (100) crystal plane of the semiconductor substrate. For this reason, a level density at an interface between the gate oxide film and the semiconductor substrate is low, and variations in concentration of impurity ions are suppressed. The semiconductor device described above makes it possible to suppress variations in threshold voltage which are caused by variations in concentration and an implantation depth of impurities.
The present description discloses a method for manufacturing a semiconductor device which comprises a semiconductor substrate and a trench gate, where the semiconductor substrate comprises a first conductivity type drift layer, a second conductivity type body layer provided on a front surface side of the drift layer, and a first conductivity type first semiconductor layer provided on a part of a front surface of the body layer, and the trench gate extends from a front surface of the semiconductor substrate through the body layer and the first semiconductor layer to reach the drift layer. The method for manufacturing the semiconductor device may comprise forming the trench gate and forming the body layer. The forming of the trench gate may comprise forming a trench on a semiconductor wafer which includes the drift layer such that a width of the trench in a transverse direction which is perpendicular to a longitudinal direction of the trench is narrower at an opening portion located at the front surface of the semiconductor substrate than at a position located at a depth from a lower end of the first semiconductor layer to a lower end of the body layer of the semiconductor device, forming a gate insulating film on an inner wall of the trench, filling, inside the trench, a gate electrode which makes contact with the gate insulating film, forming a removed portion by removing at least a part of the gate electrode positioned below the opening portion of the trench, and filling the gate electrode inside the removed portion. The body layer may be formed by implanting second conductivity type ions into the semiconductor wafer after the gate electrode has been filled.
A semiconductor device disclosed herein is a trench gate type semiconductor device, and comprises a semiconductor substrate and a trench gate. The semiconductor substrate comprises a first conductivity type drift layer, a second conductivity type body layer provided on a front surface side of the drift layer, and a first conductivity type first semiconductor layer provided on a part of a front surface of the body layer. The trench gate extends from a front surface of the semiconductor substrate through the body layer and the first semiconductor layer to reach the drift layer. Specific examples of the semiconductor device disclosed herein include, but are not limited to, an IGBT, a MOSFET, and the like. In the IGBT, the first semiconductor layer is an emitter layer. In the MOSFET, the first semiconductor layer is a source layer.
In the semiconductor substrate 100, a vertical IGBT is formed. As shown in
Each of the trench gates 120 comprises a trench 121 which extends from the front surface of the semiconductor substrate 100 through the body layer 104 to reach the drift layer 103, a gate insulating layer 122 formed on an inner wall surface of the trench 121, and a gate electrode 123 covered with the gate insulating film 122 and filled inside the trench 121. An insulating film 136 is provided between the gate electrode 123 and the front surface electrode 132. The gate electrode 123 and the front surface electrode 132 are insulated from each other by the insulating film 136. The trench gate 120 is in contact with the corresponding emitter layer 105 at a portion of the semiconductor substrate 100 located near the front surface of the semiconductor substrate 100, is in contact with the body layer 104 at a side of the semiconductor substrate 100 deeper than the emitter layer 105 (a side toward a negative direction of the z axis), and is in contact with the drift layer 103 at a side of the semiconductor substrate 100 deeper than the body layer 104. Inner walls 104a and 104b of the trench 121 which are located at a depth where the inner walls make contact with the body layer 104 are (100) crystal planes of the semiconductor substrate. The inner walls 104a and 104b are orthogonal to the x direction, face each other, and are substantially perpendicular to the front surface 104a of the semiconductor substrate 100. A width of the trench 121 in the x direction is D1 at a position located on the front surface side of the semiconductor substrate 100 and D2 at a position located at a depth from a lower end of the emitter layer 105 to a lower end of the body layer 104, and D1<D2. The width of the trench 121 in the x direction becomes gradually narrower substantially in a linear fashion as it extends from an upper end of a portion of the trench 121 whose width is D2 toward a lower end of a portion of the trench 121 whose width is D1. At a position located on the front surface of the semiconductor substrate 100, as compared with the position located at the depth from the lower end of the emitter layer 105 to the lower end of the body layer 104, the semiconductor substrate 100 is in such a state as to protrude toward a center of the trench 121 in the x direction.
As stated above, in the semiconductor device 10, a width of the trench 121 in the transverse direction which is perpendicular to the longitudinal direction of the trench 121 includes the width (D1) located at the front surface of the semiconductor substrate 100 that is narrower than the width (D2) located at the depth from the lower end of the emitter layer 105 to the lower end of the body layer 104 of the semiconductor substrate 100. For this reason, at a position located on the front surface of the semiconductor substrate 100, as compared with the position located at the depth from the lower end of the emitter layer 105 to the lower end of the body layer 104, the semiconductor substrate 100 is in such a state as to protrude toward the center of the trench 121 in the x direction. As a result, a position at which a step is formed due to a difference in height between the front surface of the semiconductor substrate 100 and a front surface of the gate electrode 123 becomes closer to a center side of the trench 121 in the transverse direction (x direction) than has conventionally been the case and, at the position located at the depth from the lower end of the emitter layer 105 to the lower end of the body layer 104, becomes farther away from the gate oxide film 122 located on a lateral surface of the trench 121. With this, as will be mentioned later, in a case where forming the trench gate 120 is executed first and then forming the body layer 104 is executed, variations in an implantation depth of ions in a portion of the semiconductor substrate 100 located near the gate oxide film 122 located on the lateral surface of the trench 121 can be prevented. The semiconductor device 10 described above makes it possible to suppress variations in threshold voltage which are caused by variations in concentration and the implantation depth of impurities. Further, in the semiconductor device 10, the inner walls 104a and 104b of the trench 121, which are located at the depth where the inner walls make contact with the body layer 104, are (100) crystal planes of the semiconductor substrate 100. For this reason, as compared with a case where other crystal planes are used, a level density at an interface between the gate oxide film 122 and the semiconductor substrate 100 is low, and variations in concentration of impurity ions are suppressed.
An example of a method for manufacturing the semiconductor device 10 is described below with reference to
Next, as shown in
In a state shown in
Next, a process for repairing damage done to the semiconductor wafer 900 in the forming of the trench 981 a is performed. This process causes an oxide film 982 to be formed on an inner wall of the trench 981a as shown in
Next, as shown in
Next, in order for the body layer 104 to be formed, p-type impurity ions are implanted into the semiconductor wafer 900 shown in
In contrast, in the process for manufacturing the semiconductor device 10, the region where there is a difference in implantation location between the ions 971 and the ions 972 is off the lateral wall of the trench 981 and the oxide film 984 toward the center of the trench 981 in the x direction. This makes it possible to prevent variations in implantation depth of ions in a portion of the semiconductor wafer 900 located near the oxide film 984 located on the lateral surface of the trench 981.
Next, in order for the emitter layer 105 to be formed, n-type ions are implemented into the front surface side of the semiconductor wafer 900, and in order for the buffer layer 102 and the collector layer 101 to be formed, n-type and p-type ions are implanted into a back surface side of the semiconductor wafer 900. Then, an annealing process is performed. With this, as shown in
It should be noted that the following steps may be added to more surely fill the polysilicon 985 inside the trench 981. First, an etching process is performed on the polysilicon 985 in a state shown in
Specific examples of the present invention have been described in detail, however, these are mere exemplary indications and thus do not limit the scope of the claims. The art described in the claims includes modifications and variations of the specific examples presented above.
Technical features described in the description and the drawings may technically be useful alone or in various combinations, and are not limited to the combinations as originally claimed. Further, the art described in the description and the drawings may concurrently achieve a plurality of aims, and technical significance thereof resides in achieving any one of such aims.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2013/057459 | 3/15/2013 | WO | 00 |