Claims
- 1. A method for producing a semiconductor device, comprising the steps of:forming device isolation regions, on a substrate including a first conductivity type semiconductor layer on a surface side, of a material which is resistant against silicon etching; sequentially forming a gate insulating layer, a gate electrode, and a gate electrode side wall insulating layer on the first conductivity type semiconductor layer; forming a polycrystalline silicon layer having a thickness larger than a distance between the gate electrode and the device isolation regions over the entire surface of the resultant laminate; and performing anisotropic etching until a portion of the polycrystalline silicon layer which is on the gate electrode is eliminated.
- 2. A method for producing a semiconductor device, comprising the steps of:forming device isolation regions, on a silicon substrate, of a material which is resistant against silicon etching; forming a second conductivity type deep well region and forming a first conductivity type shallow well region in the second conductivity type deep well region; sequentially forming a gate insulating layer, a gate electrode, and a gate electrode side wall insulating layer on the first conductivity type well region; forming a polycrystalline silicon layer having a thickness larger than a distance between the gate electrode and the device isolation regions; and performing anisotropic etching until a portion of the polycrystalline silicon layer which is on the gate electrode is eliminated.
- 3. A method for producing a semiconductor device, comprising the steps of:forming device isolation regions, on a substrate including a first conductivity type semiconductor layer on a surface side, of a material which is resistant against silicon etching; sequentially forming a gate insulating layer, a gate electrode, and a gate electrode side wall insulating layer on the first conductivity type semiconductor layer; forming a polycrystalline silicon layer having a thickness larger than a distance between the gate electrode and the device isolation regions over the entire surface of the resultant laminate; performing anisotropic etching until a portion of the polycrystalline silicon layer which is on the gate electrode is eliminated; removing a portion of the polycrystalline silicon layer for electrically separating a source region and a drain region from each other; removing a portion of the gate electrode which corresponds to a contact region of the gate electrode and the first conductivity type semiconductor layer; removing a portion of the gate insulating layer which is exposed by removing the portion of the gate electrode, thereby exposing a surface of the first conductivity type semiconductor layer; and forming a refractory metal silicide layer on the source region, the drain region and the gate electrode, and concurrently forming a refractory metal silicide layer on the exposed surface of the first conductivity type semiconductor layer, thereby shortcircuiting the gate electrode and the first conductivity type semiconductor layer.
- 4. A method for producing a semiconductor device according to claim 3, further comprising the step of introducing an impurity acting as a donor or an acceptor into the source region, the drain region and the gate electrode, wherein the introduction is concurrently performed to the source region, the drain region and the gate electrode by ion implantation.
- 5. A method for producing a semiconductor device according to claim 4, wherein:the semiconductor device is a CMOS device, concurrently with the introduction of the impurity acting as the donor to the source region, the drain region and the gate electrode of an n-channel semiconductor device, donor impurity implantation into the contact region is performed for shortcircuiting the gate electrode and an n conductivity type shallow well region or the semiconductor substrate of a p-channel semiconductor device, and concurrently with the introduction of the impurity acting as the acceptor to the source region, the drain region and the gate electrode of the p-channel semiconductor device, acceptor impurity implantation into the contact region is performed for shortcircuiting the gate electrode and a p conductivity type shallow well region or the semiconductor substrate of the n-channel semiconductor device.
- 6. A method for producing a semiconductor device, comprising the steps of:forming device isolation regions, on a silicon substrate, of a material which is resistant against silicon etching; forming a second conductivity type deep well region and forming a first conductivity type shallow well region in the second conductivity type deep well region; sequentially forming a gate insulating layer, a gate electrode, and a gate electrode side wall insulating layer on the first conductivity type well region; forming a polycrystalline silicon layer having a thickness larger than a distance between the gate electrode and the device isolation regions; performing anisotropic etching until a portion of the polycrystalline silicon layer which is on the gate electrode is eliminated; removing a portion of the polycrystalline silicon layer for electrically separating a source region and a drain region from each other; removing a portion of the gate electrode which corresponds to a contact region of the gate electrode and the first conductivity type well region; removing a portion of the gate insulating layer which is exposed by removing the portion of the gate electrode, thereby exposing a surface of the first conductivity type well region; and forming a refractory metal silicide layer on the source region, the drain region and the gate electrode, and concurrently forming a refractory metal silicide layer on the exposed surface of the first conductivity type semiconductor layer, thereby shortcircuiting the gate electrode and the first conductivity type semiconductor layer.
- 7. A method for producing a semiconductor device according to claim 6, wherein the step of removing a portion of the polycrystalline silicon layer for electrically separating the source region and the drain region from each other, and the step of removing a portion of the gate electrode which corresponds to a contact region of the gate electrode and the first conductivity type well region are concurrently performed.
- 8. A method for producing a semiconductor device according to claim 6, further comprising the step of introducing an impurity acting as a donor or an acceptor into the source region, the drain region and the gate electrode, wherein the introduction is concurrently performed to the source region, the drain region and the gate electrode by ion implantation.
- 9. A method for producing a semiconductor device according to claim 8, wherein:the semiconductor device is a CMOS device, concurrently with the introduction of the impurity acting as the donor to the source region, the drain region and the gate electrode of an n-channel semiconductor device, donor impurity implantation into the contact region is performed for shortcircuiting the gate electrode and an n conductivity type shallow well region or the semiconductor substrate of a p-channel semiconductor device, and concurrently with the introduction of the impurity acting as the acceptor to the source region, the drain region and the gate electrode of the p-channel semiconductor device, acceptor impurity implantation into the contact region is performed for shortcircuiting the gate electrode and a p conductivity type shallow well region or the semiconductor substrate of the n-channel semiconductor device.
Parent Case Info
This application is a divisional of co-pending application Ser. No. 09/720,714, filed on Apr. 19, 2001 U.S. Pat. No. 6,426,532 and for which priority is claimed under 35 U.S.C. §120. Application Ser. No. 09/720,714 is the national phase of PCT International Application No. PCT/JP99/03483 filed on Jun. 29, 1999 now U.S. Pat. No. 6,426,532 under 35 U.S.C. §371. The entire contents of each of the above-identified applications are hereby incorporated by reference. This application also claims priority of Application No. 10-183466 filed in Japan on Jun. 30, 1998 under 35 U.S.C. §119.
US Referenced Citations (19)
Foreign Referenced Citations (6)
Number |
Date |
Country |
3074848 |
Mar 1991 |
JP |
6085262 |
Mar 1994 |
JP |
06326262 |
Nov 1994 |
JP |
2576506 |
Nov 1996 |
JP |
10022462 |
Jan 1998 |
JP |
10335660 |
Dec 1998 |
JP |
Non-Patent Literature Citations (3)
Entry |
“Advanced Trench and Local Oxidation of Silicon (LOCOS) Isolation Technology for Ultra-Low-Power bulk Dynamic Threshold Metal Oxide Semiconductor Field Effect Transistor (B-DTMOS)”, Hiroshi Kotaki et al., Jpn: J. Appl. Phys. vol. 36 (1997) pp. 7660-7664, Part 1, No. 12B, Dec. 1997. |
“Novel Bulk Dynamic Threshold Voltage MOSFET (B-DTMOS) with Advanced Isoloation (SITOS) and Gate to Shallow-Well Contact (SSS-C) Processes for Ultra Low Power Dual Gate CMOS”, H. Kotaki et al., IEEE, pp. 17.7.1-17.7.4, 1996. |
“Channel Profile Optimization and Device Desgin for Low-Power High-Performance Dynamic-Threshold MOSFET”, Clement Wann et al., IEEE, pp. 5.3.1-5.3.4, 1996. |